/external/llvm-project/llvm/test/tools/llvm-mca/AArch64/Exynos/ |
D | asimd-ld3.s | 7 ld3r {v0.2s, v1.2s, v2.2s}, [sp] label 11 ld3r {v0.2d, v1.2d, v2.2d}, [sp] label 15 ld3r {v0.2s, v1.2s, v2.2s}, [sp], #12 label 19 ld3r {v0.2d, v1.2d, v2.2d}, [sp], #24 label 23 ld3r {v0.2s, v1.2s, v2.2s}, [sp], x0 label 27 ld3r {v0.2d, v1.2d, v2.2d}, [sp], x0 label 64 # M3-NEXT: 3 6 1.50 * ld3r { v0.2s, v1.2s, v2.2s }, [sp] 67 # M3-NEXT: 3 6 1.50 * ld3r { v0.2d, v1.2d, v2.2d }, [sp] 70 # M3-NEXT: 4 6 1.50 * ld3r { v0.2s, v1.2s, v2.2s }, [sp], #12 73 # M3-NEXT: 4 6 1.50 * ld3r { v0.2d, v1.2d, v2.2d }, [sp], #24 [all …]
|
/external/capstone/suite/MC/AArch64/ |
D | neon-simd-ldst-one-elem.s.cs | 18 0x00,0xe0,0x40,0x4d = ld3r {v0.16b, v1.16b, v2.16b}, [x0] 19 0xef,0xe5,0x40,0x4d = ld3r {v15.8h, v16.8h, v17.8h}, [x15] 20 0xff,0xeb,0x40,0x4d = ld3r {v31.4s, v0.4s, v1.4s}, [sp] 21 0x00,0xec,0x40,0x4d = ld3r {v0.2d, v1.2d, v2.2d}, [x0] 22 0x00,0xe0,0x40,0x0d = ld3r {v0.8b, v1.8b, v2.8b}, [x0] 23 0xef,0xe5,0x40,0x0d = ld3r {v15.4h, v16.4h, v17.4h}, [x15] 24 0xff,0xeb,0x40,0x0d = ld3r {v31.2s, v0.2s, v1.2s}, [sp] 25 0xff,0xef,0x40,0x0d = ld3r {v31.1d, v0.1d, v1.1d}, [sp] 82 0x00,0xe0,0xc9,0x4d = ld3r {v0.16b, v1.16b, v2.16b}, [x0], x9 83 0xef,0xe5,0xc6,0x4d = ld3r {v15.8h, v16.8h, v17.8h}, [x15], x6 [all …]
|
/external/llvm-project/llvm/test/MC/AArch64/ |
D | neon-simd-ldst-one-elem.s | 46 ld3r { v0.16b, v1.16b, v2.16b }, [x0] 47 ld3r { v15.8h, v16.8h, v17.8h }, [x15] 48 ld3r { v31.4s, v0.4s, v1.4s }, [sp] 49 ld3r { v0.2d, v1.2d, v2.2d }, [x0] 50 ld3r { v0.8b, v1.8b, v2.8b }, [x0] 51 ld3r { v15.4h, v16.4h, v17.4h }, [x15] 52 ld3r { v31.2s, v0.2s, v1.2s }, [sp] 53 ld3r { v31.1d, v0.1d, v1.1d }, [sp] 207 ld3r { v0.16b, v1.16b, v2.16b }, [x0], x9 208 ld3r { v15.8h, v16.8h, v17.8h }, [x15], x6 [all …]
|
D | arm64-simd-ldst.s | 958 ld3r: label 959 ld3r.8b {v4, v5, v6}, [x2] 960 ld3r.8b {v4, v5, v6}, [x2], x3 961 ld3r.16b {v4, v5, v6}, [x2] 962 ld3r.16b {v4, v5, v6}, [x2], x3 963 ld3r.4h {v4, v5, v6}, [x2] 964 ld3r.4h {v4, v5, v6}, [x2], x3 965 ld3r.8h {v4, v5, v6}, [x2] 966 ld3r.8h {v4, v5, v6}, [x2], x3 967 ld3r.2s {v4, v5, v6}, [x2] [all …]
|
/external/llvm/test/MC/AArch64/ |
D | neon-simd-ldst-one-elem.s | 46 ld3r { v0.16b, v1.16b, v2.16b }, [x0] 47 ld3r { v15.8h, v16.8h, v17.8h }, [x15] 48 ld3r { v31.4s, v0.4s, v1.4s }, [sp] 49 ld3r { v0.2d, v1.2d, v2.2d }, [x0] 50 ld3r { v0.8b, v1.8b, v2.8b }, [x0] 51 ld3r { v15.4h, v16.4h, v17.4h }, [x15] 52 ld3r { v31.2s, v0.2s, v1.2s }, [sp] 53 ld3r { v31.1d, v0.1d, v1.1d }, [sp] 207 ld3r { v0.16b, v1.16b, v2.16b }, [x0], x9 208 ld3r { v15.8h, v16.8h, v17.8h }, [x15], x6 [all …]
|
D | arm64-simd-ldst.s | 958 ld3r: label 959 ld3r.8b {v4, v5, v6}, [x2] 960 ld3r.8b {v4, v5, v6}, [x2], x3 961 ld3r.16b {v4, v5, v6}, [x2] 962 ld3r.16b {v4, v5, v6}, [x2], x3 963 ld3r.4h {v4, v5, v6}, [x2] 964 ld3r.4h {v4, v5, v6}, [x2], x3 965 ld3r.8h {v4, v5, v6}, [x2] 966 ld3r.8h {v4, v5, v6}, [x2], x3 967 ld3r.2s {v4, v5, v6}, [x2] [all …]
|
/external/llvm/test/CodeGen/AArch64/ |
D | arm64-ld1.ll | 566 ; CHECK: ld3r.8b { v0, v1, v2 }, [x0] 568 %tmp2 = call %struct.__neon_int8x8x3_t @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8* %A) 582 declare %struct.__neon_int8x8x3_t @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8*) nounwind readonly 597 ; CHECK: ld3r.16b { v0, v1, v2 }, [x0] 599 %tmp2 = call %struct.__neon_int8x16x3_t @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8* %A) 613 declare %struct.__neon_int8x16x3_t @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8*) nounwind readonly 628 ; CHECK: ld3r.4h { v0, v1, v2 }, [x0] 630 %tmp2 = call %struct.__neon_int16x4x3_t @llvm.aarch64.neon.ld3r.v4i16.p0i16(i16* %A) 644 declare %struct.__neon_int16x4x3_t @llvm.aarch64.neon.ld3r.v4i16.p0i16(i16*) nounwind readonly 659 ; CHECK: ld3r.8h { v0, v1, v2 }, [x0] [all …]
|
D | fp16-vector-load-store.ll | 225 declare { <4 x half>, <4 x half>, <4 x half> } @llvm.aarch64.neon.ld3r.v4f16.p0f16(half*) 228 declare { <8 x half>, <8 x half>, <8 x half> } @llvm.aarch64.neon.ld3r.v8f16.p0f16(half*) 243 ; CHECK: ld3r { v0.4h, v1.4h, v2.4h }, [x0] 245 …%0 = tail call { <4 x half>, <4 x half>, <4 x half> } @llvm.aarch64.neon.ld3r.v4f16.p0f16(half* %a) 270 ; CHECK: ld3r { v0.8h, v1.8h, v2.8h }, [x0] 272 …%0 = tail call { <8 x half>, <8 x half>, <8 x half> } @llvm.aarch64.neon.ld3r.v8f16.p0f16(half* %a)
|
D | arm64-indexed-vector-ldst.ll | 2376 ;CHECK: ld3r.16b { v0, v1, v2 }, [x0], #3 2377 %ld3 = call { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8* %A) 2385 ;CHECK: ld3r.16b { v0, v1, v2 }, [x0], x{{[0-9]+}} 2386 %ld3 = call { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8* %A) 2392 declare { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8*) nounwind readon… 2397 ;CHECK: ld3r.8b { v0, v1, v2 }, [x0], #3 2398 %ld3 = call { <8 x i8>, <8 x i8>, <8 x i8> } @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8* %A) 2406 ;CHECK: ld3r.8b { v0, v1, v2 }, [x0], x{{[0-9]+}} 2407 %ld3 = call { <8 x i8>, <8 x i8>, <8 x i8> } @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8* %A) 2413 declare { <8 x i8>, <8 x i8>, <8 x i8> } @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8*) nounwind readonly [all …]
|
/external/llvm-project/llvm/test/CodeGen/AArch64/ |
D | arm64-ld1.ll | 566 ; CHECK: ld3r.8b { v0, v1, v2 }, [x0] 568 %tmp2 = call %struct.__neon_int8x8x3_t @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8* %A) 582 declare %struct.__neon_int8x8x3_t @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8*) nounwind readonly 597 ; CHECK: ld3r.16b { v0, v1, v2 }, [x0] 599 %tmp2 = call %struct.__neon_int8x16x3_t @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8* %A) 613 declare %struct.__neon_int8x16x3_t @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8*) nounwind readonly 628 ; CHECK: ld3r.4h { v0, v1, v2 }, [x0] 630 %tmp2 = call %struct.__neon_int16x4x3_t @llvm.aarch64.neon.ld3r.v4i16.p0i16(i16* %A) 644 declare %struct.__neon_int16x4x3_t @llvm.aarch64.neon.ld3r.v4i16.p0i16(i16*) nounwind readonly 659 ; CHECK: ld3r.8h { v0, v1, v2 }, [x0] [all …]
|
D | fp16-vector-load-store.ll | 303 declare { <4 x half>, <4 x half>, <4 x half> } @llvm.aarch64.neon.ld3r.v4f16.p0f16(half*) 306 declare { <8 x half>, <8 x half>, <8 x half> } @llvm.aarch64.neon.ld3r.v8f16.p0f16(half*) 321 ; CHECK: ld3r { v0.4h, v1.4h, v2.4h }, [x0] 323 …%0 = tail call { <4 x half>, <4 x half>, <4 x half> } @llvm.aarch64.neon.ld3r.v4f16.p0f16(half* %a) 348 ; CHECK: ld3r { v0.8h, v1.8h, v2.8h }, [x0] 350 …%0 = tail call { <8 x half>, <8 x half>, <8 x half> } @llvm.aarch64.neon.ld3r.v8f16.p0f16(half* %a)
|
D | arm64-indexed-vector-ldst.ll | 2376 ;CHECK: ld3r.16b { v0, v1, v2 }, [x0], #3 2377 %ld3 = call { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8* %A) 2385 ;CHECK: ld3r.16b { v0, v1, v2 }, [x0], x{{[0-9]+}} 2386 %ld3 = call { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8* %A) 2392 declare { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.aarch64.neon.ld3r.v16i8.p0i8(i8*) nounwind readon… 2397 ;CHECK: ld3r.8b { v0, v1, v2 }, [x0], #3 2398 %ld3 = call { <8 x i8>, <8 x i8>, <8 x i8> } @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8* %A) 2406 ;CHECK: ld3r.8b { v0, v1, v2 }, [x0], x{{[0-9]+}} 2407 %ld3 = call { <8 x i8>, <8 x i8>, <8 x i8> } @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8* %A) 2413 declare { <8 x i8>, <8 x i8>, <8 x i8> } @llvm.aarch64.neon.ld3r.v8i8.p0i8(i8*) nounwind readonly [all …]
|
D | aarch64-bf16-ldst-intrinsics.ll | 485 ; CHECK-NEXT: ld3r { v0.4h, v1.4h, v2.4h }, [x0] 488 …%vld3 = tail call { <4 x bfloat>, <4 x bfloat>, <4 x bfloat> } @llvm.aarch64.neon.ld3r.v4bf16.p0bf… 499 declare { <4 x bfloat>, <4 x bfloat>, <4 x bfloat> } @llvm.aarch64.neon.ld3r.v4bf16.p0bf16(bfloat*)… 504 ; CHECK-NEXT: ld3r { v0.8h, v1.8h, v2.8h }, [x0] 507 …%vld3 = tail call { <8 x bfloat>, <8 x bfloat>, <8 x bfloat> } @llvm.aarch64.neon.ld3r.v8bf16.p0bf… 518 declare { <8 x bfloat>, <8 x bfloat>, <8 x bfloat> } @llvm.aarch64.neon.ld3r.v8bf16.p0bf16(bfloat*)…
|
/external/llvm-project/llvm/test/MC/Disassembler/AArch64/ |
D | arm64-advsimd.txt | 1260 # CHECK: ld3r.8b { v1, v2, v3 }, [x1] 1261 # CHECK: ld3r.8b { v1, v2, v3 }, [x1], x2 1262 # CHECK: ld3r.16b { v1, v2, v3 }, [x1] 1263 # CHECK: ld3r.16b { v1, v2, v3 }, [x1], x2 1264 # CHECK: ld3r.4h { v1, v2, v3 }, [x1] 1265 # CHECK: ld3r.4h { v1, v2, v3 }, [x1], x2 1266 # CHECK: ld3r.8h { v1, v2, v3 }, [x1] 1267 # CHECK: ld3r.8h { v1, v2, v3 }, [x1], x2 1268 # CHECK: ld3r.2s { v1, v2, v3 }, [x1] 1269 # CHECK: ld3r.2s { v1, v2, v3 }, [x1], x2 [all …]
|
/external/llvm/test/MC/Disassembler/AArch64/ |
D | arm64-advsimd.txt | 1260 # CHECK: ld3r.8b { v1, v2, v3 }, [x1] 1261 # CHECK: ld3r.8b { v1, v2, v3 }, [x1], x2 1262 # CHECK: ld3r.16b { v1, v2, v3 }, [x1] 1263 # CHECK: ld3r.16b { v1, v2, v3 }, [x1], x2 1264 # CHECK: ld3r.4h { v1, v2, v3 }, [x1] 1265 # CHECK: ld3r.4h { v1, v2, v3 }, [x1], x2 1266 # CHECK: ld3r.8h { v1, v2, v3 }, [x1] 1267 # CHECK: ld3r.8h { v1, v2, v3 }, [x1], x2 1268 # CHECK: ld3r.2s { v1, v2, v3 }, [x1] 1269 # CHECK: ld3r.2s { v1, v2, v3 }, [x1], x2 [all …]
|
/external/vixl/test/aarch64/ |
D | test-trace-aarch64.cc | 1055 __ ld3r(v24.V16B(), v25.V16B(), v26.V16B(), MemOperand(x0)); in GenerateTestSequenceNEON() local 1056 __ ld3r(v24.V16B(), v25.V16B(), v26.V16B(), MemOperand(x1, x2, PostIndex)); in GenerateTestSequenceNEON() local 1057 __ ld3r(v3.V16B(), v4.V16B(), v5.V16B(), MemOperand(x1, 3, PostIndex)); in GenerateTestSequenceNEON() local 1058 __ ld3r(v4.V1D(), v5.V1D(), v6.V1D(), MemOperand(x0)); in GenerateTestSequenceNEON() local 1059 __ ld3r(v7.V1D(), v8.V1D(), v9.V1D(), MemOperand(x1, x2, PostIndex)); in GenerateTestSequenceNEON() local 1060 __ ld3r(v17.V1D(), v18.V1D(), v19.V1D(), MemOperand(x1, 24, PostIndex)); in GenerateTestSequenceNEON() local 1061 __ ld3r(v16.V2D(), v17.V2D(), v18.V2D(), MemOperand(x0)); in GenerateTestSequenceNEON() local 1062 __ ld3r(v20.V2D(), v21.V2D(), v22.V2D(), MemOperand(x1, x2, PostIndex)); in GenerateTestSequenceNEON() local 1063 __ ld3r(v14.V2D(), v15.V2D(), v16.V2D(), MemOperand(x1, 24, PostIndex)); in GenerateTestSequenceNEON() local 1064 __ ld3r(v10.V2S(), v11.V2S(), v12.V2S(), MemOperand(x0)); in GenerateTestSequenceNEON() local [all …]
|
D | test-cpu-features-aarch64.cc | 1181 TEST_NEON(ld3r_0, ld3r(v0.V8B(), v1.V8B(), v2.V8B(), MemOperand(x3))) 1182 TEST_NEON(ld3r_1, ld3r(v0.V16B(), v1.V16B(), v2.V16B(), MemOperand(x3))) 1183 TEST_NEON(ld3r_2, ld3r(v0.V4H(), v1.V4H(), v2.V4H(), MemOperand(x3))) 1184 TEST_NEON(ld3r_3, ld3r(v0.V8H(), v1.V8H(), v2.V8H(), MemOperand(x3))) 1185 TEST_NEON(ld3r_4, ld3r(v0.V2S(), v1.V2S(), v2.V2S(), MemOperand(x3))) 1186 TEST_NEON(ld3r_5, ld3r(v0.V4S(), v1.V4S(), v2.V4S(), MemOperand(x3))) 1187 TEST_NEON(ld3r_6, ld3r(v0.V1D(), v1.V1D(), v2.V1D(), MemOperand(x3))) 1188 TEST_NEON(ld3r_7, ld3r(v0.V2D(), v1.V2D(), v2.V2D(), MemOperand(x3))) 1190 ld3r(v0.V8B(), v1.V8B(), v2.V8B(), MemOperand(x3, 3, PostIndex))) 1192 ld3r(v0.V16B(), v1.V16B(), v2.V16B(), MemOperand(x3, 3, PostIndex))) [all …]
|
/external/vixl/test/test-trace-reference/ |
D | log-disasm-colour | 919 0x~~~~~~~~~~~~~~~~ 4d40e018 ld3r {v24.16b, v25.16b, v26.16b}, [x0] 920 0x~~~~~~~~~~~~~~~~ 4dc2e038 ld3r {v24.16b, v25.16b, v26.16b}, [x1], x2 921 0x~~~~~~~~~~~~~~~~ 4ddfe023 ld3r {v3.16b, v4.16b, v5.16b}, [x1], #3 922 0x~~~~~~~~~~~~~~~~ 0d40ec04 ld3r {v4.1d, v5.1d, v6.1d}, [x0] 923 0x~~~~~~~~~~~~~~~~ 0dc2ec27 ld3r {v7.1d, v8.1d, v9.1d}, [x1], x2 924 0x~~~~~~~~~~~~~~~~ 0ddfec31 ld3r {v17.1d, v18.1d, v19.1d}, [x1], #24 925 0x~~~~~~~~~~~~~~~~ 4d40ec10 ld3r {v16.2d, v17.2d, v18.2d}, [x0] 926 0x~~~~~~~~~~~~~~~~ 4dc2ec34 ld3r {v20.2d, v21.2d, v22.2d}, [x1], x2 927 0x~~~~~~~~~~~~~~~~ 4ddfec2e ld3r {v14.2d, v15.2d, v16.2d}, [x1], #24 928 0x~~~~~~~~~~~~~~~~ 0d40e80a ld3r {v10.2s, v11.2s, v12.2s}, [x0] [all …]
|
D | log-disasm | 919 0x~~~~~~~~~~~~~~~~ 4d40e018 ld3r {v24.16b, v25.16b, v26.16b}, [x0] 920 0x~~~~~~~~~~~~~~~~ 4dc2e038 ld3r {v24.16b, v25.16b, v26.16b}, [x1], x2 921 0x~~~~~~~~~~~~~~~~ 4ddfe023 ld3r {v3.16b, v4.16b, v5.16b}, [x1], #3 922 0x~~~~~~~~~~~~~~~~ 0d40ec04 ld3r {v4.1d, v5.1d, v6.1d}, [x0] 923 0x~~~~~~~~~~~~~~~~ 0dc2ec27 ld3r {v7.1d, v8.1d, v9.1d}, [x1], x2 924 0x~~~~~~~~~~~~~~~~ 0ddfec31 ld3r {v17.1d, v18.1d, v19.1d}, [x1], #24 925 0x~~~~~~~~~~~~~~~~ 4d40ec10 ld3r {v16.2d, v17.2d, v18.2d}, [x0] 926 0x~~~~~~~~~~~~~~~~ 4dc2ec34 ld3r {v20.2d, v21.2d, v22.2d}, [x1], x2 927 0x~~~~~~~~~~~~~~~~ 4ddfec2e ld3r {v14.2d, v15.2d, v16.2d}, [x1], #24 928 0x~~~~~~~~~~~~~~~~ 0d40e80a ld3r {v10.2s, v11.2s, v12.2s}, [x0] [all …]
|
D | log-cpufeatures-custom | 918 0x~~~~~~~~~~~~~~~~ 4d40e018 ld3r {v24.16b, v25.16b, v26.16b}, [x0] ### {NEON} ### 919 0x~~~~~~~~~~~~~~~~ 4dc2e038 ld3r {v24.16b, v25.16b, v26.16b}, [x1], x2 ### {NEON} ### 920 0x~~~~~~~~~~~~~~~~ 4ddfe023 ld3r {v3.16b, v4.16b, v5.16b}, [x1], #3 ### {NEON} ### 921 0x~~~~~~~~~~~~~~~~ 0d40ec04 ld3r {v4.1d, v5.1d, v6.1d}, [x0] ### {NEON} ### 922 0x~~~~~~~~~~~~~~~~ 0dc2ec27 ld3r {v7.1d, v8.1d, v9.1d}, [x1], x2 ### {NEON} ### 923 0x~~~~~~~~~~~~~~~~ 0ddfec31 ld3r {v17.1d, v18.1d, v19.1d}, [x1], #24 ### {NEON} ### 924 0x~~~~~~~~~~~~~~~~ 4d40ec10 ld3r {v16.2d, v17.2d, v18.2d}, [x0] ### {NEON} ### 925 0x~~~~~~~~~~~~~~~~ 4dc2ec34 ld3r {v20.2d, v21.2d, v22.2d}, [x1], x2 ### {NEON} ### 926 0x~~~~~~~~~~~~~~~~ 4ddfec2e ld3r {v14.2d, v15.2d, v16.2d}, [x1], #24 ### {NEON} ### 927 0x~~~~~~~~~~~~~~~~ 0d40e80a ld3r {v10.2s, v11.2s, v12.2s}, [x0] ### {NEON} ### [all …]
|
D | log-cpufeatures-colour | 918 0x~~~~~~~~~~~~~~~~ 4d40e018 ld3r {v24.16b, v25.16b, v26.16b}, [x0] [1;35mNEON[0;m 919 0x~~~~~~~~~~~~~~~~ 4dc2e038 ld3r {v24.16b, v25.16b, v26.16b}, [x1], x2 [1;35mNEON[0;m 920 0x~~~~~~~~~~~~~~~~ 4ddfe023 ld3r {v3.16b, v4.16b, v5.16b}, [x1], #3 [1;35mNEON[0;m 921 0x~~~~~~~~~~~~~~~~ 0d40ec04 ld3r {v4.1d, v5.1d, v6.1d}, [x0] [1;35mNEON[0;m 922 0x~~~~~~~~~~~~~~~~ 0dc2ec27 ld3r {v7.1d, v8.1d, v9.1d}, [x1], x2 [1;35mNEON[0;m 923 0x~~~~~~~~~~~~~~~~ 0ddfec31 ld3r {v17.1d, v18.1d, v19.1d}, [x1], #24 [1;35mNEON[0;m 924 0x~~~~~~~~~~~~~~~~ 4d40ec10 ld3r {v16.2d, v17.2d, v18.2d}, [x0] [1;35mNEON[0;m 925 0x~~~~~~~~~~~~~~~~ 4dc2ec34 ld3r {v20.2d, v21.2d, v22.2d}, [x1], x2 [1;35mNEON[0;m 926 0x~~~~~~~~~~~~~~~~ 4ddfec2e ld3r {v14.2d, v15.2d, v16.2d}, [x1], #24 [1;35mNEON[0;m 927 0x~~~~~~~~~~~~~~~~ 0d40e80a ld3r {v10.2s, v11.2s, v12.2s}, [x0] [1;35mNEON[0;m [all …]
|
D | log-cpufeatures | 918 0x~~~~~~~~~~~~~~~~ 4d40e018 ld3r {v24.16b, v25.16b, v26.16b}, [x0] // Needs: NEON 919 0x~~~~~~~~~~~~~~~~ 4dc2e038 ld3r {v24.16b, v25.16b, v26.16b}, [x1], x2 // Needs: NEON 920 0x~~~~~~~~~~~~~~~~ 4ddfe023 ld3r {v3.16b, v4.16b, v5.16b}, [x1], #3 // Needs: NEON 921 0x~~~~~~~~~~~~~~~~ 0d40ec04 ld3r {v4.1d, v5.1d, v6.1d}, [x0] // Needs: NEON 922 0x~~~~~~~~~~~~~~~~ 0dc2ec27 ld3r {v7.1d, v8.1d, v9.1d}, [x1], x2 // Needs: NEON 923 0x~~~~~~~~~~~~~~~~ 0ddfec31 ld3r {v17.1d, v18.1d, v19.1d}, [x1], #24 // Needs: NEON 924 0x~~~~~~~~~~~~~~~~ 4d40ec10 ld3r {v16.2d, v17.2d, v18.2d}, [x0] // Needs: NEON 925 0x~~~~~~~~~~~~~~~~ 4dc2ec34 ld3r {v20.2d, v21.2d, v22.2d}, [x1], x2 // Needs: NEON 926 0x~~~~~~~~~~~~~~~~ 4ddfec2e ld3r {v14.2d, v15.2d, v16.2d}, [x1], #24 // Needs: NEON 927 0x~~~~~~~~~~~~~~~~ 0d40e80a ld3r {v10.2s, v11.2s, v12.2s}, [x0] // Needs: NEON [all …]
|
D | log-all | 4353 0x~~~~~~~~~~~~~~~~ 4d40e018 ld3r {v24.16b, v25.16b, v26.16b}, [x0] 4358 0x~~~~~~~~~~~~~~~~ 4dc2e038 ld3r {v24.16b, v25.16b, v26.16b}, [x1], x2 4364 0x~~~~~~~~~~~~~~~~ 4ddfe023 ld3r {v3.16b, v4.16b, v5.16b}, [x1], #3 4370 0x~~~~~~~~~~~~~~~~ 0d40ec04 ld3r {v4.1d, v5.1d, v6.1d}, [x0] 4375 0x~~~~~~~~~~~~~~~~ 0dc2ec27 ld3r {v7.1d, v8.1d, v9.1d}, [x1], x2 4381 0x~~~~~~~~~~~~~~~~ 0ddfec31 ld3r {v17.1d, v18.1d, v19.1d}, [x1], #24 4387 0x~~~~~~~~~~~~~~~~ 4d40ec10 ld3r {v16.2d, v17.2d, v18.2d}, [x0] 4392 0x~~~~~~~~~~~~~~~~ 4dc2ec34 ld3r {v20.2d, v21.2d, v22.2d}, [x1], x2 4398 0x~~~~~~~~~~~~~~~~ 4ddfec2e ld3r {v14.2d, v15.2d, v16.2d}, [x1], #24 4404 0x~~~~~~~~~~~~~~~~ 0d40e80a ld3r {v10.2s, v11.2s, v12.2s}, [x0] [all …]
|
/external/capstone/arch/AArch64/ |
D | AArch64MappingInsnOp.inc | 3265 { /* AArch64_LD3Rv16b, ARM64_INS_LD3R: ld3r $vt, [$rn] */ 3269 { /* AArch64_LD3Rv16b_POST, ARM64_INS_LD3R: ld3r $vt, [$rn], $xm */ 3273 { /* AArch64_LD3Rv1d, ARM64_INS_LD3R: ld3r $vt, [$rn] */ 3277 { /* AArch64_LD3Rv1d_POST, ARM64_INS_LD3R: ld3r $vt, [$rn], $xm */ 3281 { /* AArch64_LD3Rv2d, ARM64_INS_LD3R: ld3r $vt, [$rn] */ 3285 { /* AArch64_LD3Rv2d_POST, ARM64_INS_LD3R: ld3r $vt, [$rn], $xm */ 3289 { /* AArch64_LD3Rv2s, ARM64_INS_LD3R: ld3r $vt, [$rn] */ 3293 { /* AArch64_LD3Rv2s_POST, ARM64_INS_LD3R: ld3r $vt, [$rn], $xm */ 3297 { /* AArch64_LD3Rv4h, ARM64_INS_LD3R: ld3r $vt, [$rn] */ 3301 { /* AArch64_LD3Rv4h_POST, ARM64_INS_LD3R: ld3r $vt, [$rn], $xm */ [all …]
|
/external/swiftshader/third_party/llvm-10.0/configs/common/lib/Target/AArch64/ |
D | AArch64GenAsmMatcher.inc | 12516 "\004ld2r\004ld2w\003ld3\004ld3b\004ld3d\004ld3h\004ld3r\004ld3w\003ld4\004" 15571 …{ 2022 /* ld3r */, AArch64::LD3Rv16b, Convert__TypedVectorList3_1681_0__Reg1_2, AMFBS_HasNEON, { M… 15572 …{ 2022 /* ld3r */, AArch64::LD3Rv1d, Convert__TypedVectorList3_1641_0__Reg1_2, AMFBS_HasNEON, { MC… 15573 …{ 2022 /* ld3r */, AArch64::LD3Rv2d, Convert__TypedVectorList3_2641_0__Reg1_2, AMFBS_HasNEON, { MC… 15574 …{ 2022 /* ld3r */, AArch64::LD3Rv2s, Convert__TypedVectorList3_2321_0__Reg1_2, AMFBS_HasNEON, { MC… 15575 …{ 2022 /* ld3r */, AArch64::LD3Rv4h, Convert__TypedVectorList3_4161_0__Reg1_2, AMFBS_HasNEON, { MC… 15576 …{ 2022 /* ld3r */, AArch64::LD3Rv4s, Convert__TypedVectorList3_4321_0__Reg1_2, AMFBS_HasNEON, { MC… 15577 …{ 2022 /* ld3r */, AArch64::LD3Rv8b, Convert__TypedVectorList3_881_0__Reg1_2, AMFBS_HasNEON, { MCK… 15578 …{ 2022 /* ld3r */, AArch64::LD3Rv8h, Convert__TypedVectorList3_8161_0__Reg1_2, AMFBS_HasNEON, { MC… 15579 …{ 2022 /* ld3r */, AArch64::LD3Rv16b, Convert__VecListThree1281_1__Reg1_3, AMFBS_HasNEON, { MCK__D… [all …]
|