Searched refs:v_movreld_b32_e32 (Results 1 – 17 of 17) sorted by relevance
/external/llvm/test/CodeGen/AMDGPU/ |
D | indirect-addressing-si.ll | 120 ; CHECK-NEXT: v_movreld_b32_e32 132 ; CHECK-NEXT: v_movreld_b32_e32 144 ; CHECK: v_movreld_b32_e32 v0, v{{[0-9]}} 159 ; CHECK: v_movreld_b32_e32 v0, v{{[0-9]}} 172 ; CHECK-NEXT: v_movreld_b32_e32 v0, v{{[0-9]}} 187 ; CHECK-NEXT: v_movreld_b32_e32 v0, v{{[0-9]}} 273 ; CHECK-NEXT: v_movreld_b32_e32 v[[MOVREL0:[0-9]+]], [[INS0]] 287 ; CHECK-NEXT: v_movreld_b32_e32 v[[MOVREL1:[0-9]+]], [[INS1]] 362 ; CHECK: v_movreld_b32_e32 368 ; CHECK: v_movreld_b32_e32 [all …]
|
D | insert_vector_elt.ll | 87 ; GCN: v_movreld_b32_e32 v[[LOW_RESULT_REG:[0-9]+]], [[CONST]] 97 ; GCN: v_movreld_b32_e32 v[[LOW_RESULT_REG:[0-9]+]], [[CONST]] 108 ; GCN: v_movreld_b32_e32 v[[LOW_RESULT_REG:[0-9]+]], [[CONST]] 117 ; GCN: v_movreld_b32_e32 v{{[0-9]+}}, v{{[0-9]+}} 127 ; GCN: v_movreld_b32_e32 v{{[0-9]+}}, v{{[0-9]+}} 149 ; GCN: v_movreld_b32_e32 v[[LOW_RESULT_REG:[0-9]+]], [[CONST]] 345 ; GCN: v_movreld_b32_e32 v{{[0-9]+}}, [[ELT0]] 354 ; GCN: v_movreld_b32_e32 v{{[0-9]+}}, [[ELT1]] 370 ; GCN-DAG: v_movreld_b32_e32 v{{[0-9]+}}, [[ELT0]] 371 ; GCN-DAG: v_movreld_b32_e32 v{{[0-9]+}}, [[ELT1]]
|
/external/llvm-project/llvm/test/CodeGen/AMDGPU/ |
D | insert_vector_dynelt.ll | 305 ; GCN-DAG: v_movreld_b32_e32 v[[#BASE:]], 0 307 ; GCN: v_movreld_b32_e32 v[[#BASE+1]], 320 ; GCN-DAG: v_movreld_b32_e32 v[[#BASE]], 0 322 ; GCN: v_movreld_b32_e32 v[[#BASE+1]], 335 ; GCN-DAG: v_movreld_b32_e32 v[[#BASE:]], 0 337 ; GCN: v_movreld_b32_e32 v[[#BASE+1]], 350 ; GCN-DAG: v_movreld_b32_e32 v[[#BASE:]], 0 352 ; GCN: v_movreld_b32_e32 v[[#BASE+1]],
|
D | indirect-addressing-si.ll | 178 ; MOVREL: v_movreld_b32_e32 v[[ELT0]], v[[INS]] 195 ; MOVREL: v_movreld_b32_e32 [[ELT1]], v{{[0-9]+}} 218 ; MOVREL: v_movreld_b32_e32 [[ELT0]], v{{[0-9]+}} 237 ; MOVREL: v_movreld_b32_e32 v[[ELT0:[0-9]+]] 254 ; MOVREL: v_movreld_b32_e32 v0, 16 274 ; MOVREL: v_movreld_b32_e32 v0, 5 390 ; MOVREL: v_movreld_b32_e32 v{{[0-9]+}}, 4.0 392 ; MOVREL: v_movreld_b32_e32 v{{[0-9]+}}, -4.0 495 ; MOVREL: v_movreld_b32_e32 v{{[0-9]+}}, v{{[0-9]+}} 517 ; MOVREL: v_movreld_b32_e32
|
D | movreld-bug.ll | 8 ; MOVREL-NEXT: v_movreld_b32_e32 v0,
|
D | indirect-addressing-si-noopt.ll | 11 ; CHECK: v_movreld_b32_e32 v[[ELT0:[0-9]+]]
|
D | insert_vector_elt.ll | 529 ; SI-NEXT: v_movreld_b32_e32 v0, v16 562 ; VI-NEXT: v_movreld_b32_e32 v0, v16 815 ; SI-NEXT: v_movreld_b32_e32 v0, 5 847 ; VI-NEXT: v_movreld_b32_e32 v0, 5 1663 ; SI-NEXT: v_movreld_b32_e32 v0, 0 1664 ; SI-NEXT: v_movreld_b32_e32 v1, v16 1698 ; VI-NEXT: v_movreld_b32_e32 v0, 0 1699 ; VI-NEXT: v_movreld_b32_e32 v1, v16
|
D | vector-alloca-bitcast.ll | 165 ; GCN-PROMOTE-COUNT-2: v_movreld_b32_e32 230 ; GCN-PROMOTE-COUNT-2: v_movreld_b32_e32
|
/external/llvm-project/llvm/test/MC/AMDGPU/ |
D | vop1.s | 262 v_movreld_b32_e32 v1, v2 label
|
D | gfx9_unsupported.s | 796 v_movreld_b32_e32 v1, v2 label
|
/external/llvm/test/MC/Disassembler/AMDGPU/ |
D | vop1_vi.txt | 153 # VI: v_movreld_b32_e32 v1, v2 ; encoding: [0x02,0x6d,0x02,0x7e]
|
D | vop1.txt | 123 # CHECK: v_movreld_b32_e32 v123, s33 ; encoding: [0x21,0x6c,0xf6,0x7e]
|
/external/llvm-project/llvm/test/MC/Disassembler/AMDGPU/ |
D | vop1_vi.txt | 156 # VI: v_movreld_b32_e32 v1, v2 ; encoding: [0x02,0x6d,0x02,0x7e]
|
D | vop1.txt | 126 # CHECK: v_movreld_b32_e32 v123, s33 ; encoding: [0x21,0x6c,0xf6,0x7e]
|
D | gfx10_dasm_all.txt | 85947 # GFX10: v_movreld_b32_e32 v255, v1 ; encoding: [0x01,0x85,0xfe,0x7f] 85950 # GFX10: v_movreld_b32_e32 v5, -1 ; encoding: [0xc1,0x84,0x0a,0x7e] 85953 # GFX10: v_movreld_b32_e32 v5, -4.0 ; encoding: [0xf7,0x84,0x0a,0x7e] 85956 # GFX10: v_movreld_b32_e32 v5, 0 ; encoding: [0x80,0x84,0x0a,0x7e] 85959 # GFX10: v_movreld_b32_e32 v5, 0.5 ; encoding: [0xf0,0x84,0x0a,0x7e] 85962 # GFX10: v_movreld_b32_e32 v5, m0 ; encoding: [0x7c,0x84,0x0a,0x7e] 85965 # GFX10: v_movreld_b32_e32 v5, v1 ; encoding: [0x01,0x85,0x0a,0x7e] 85968 # GFX10: v_movreld_b32_e32 v5, v255 ; encoding: [0xff,0x85,0x0a,0x7e]
|
D | gfx8_dasm_all.txt | 30807 # CHECK: v_movreld_b32_e32 v5, v1 ; encoding: [0x01,0x6d,0x0a,0x7e] 30810 # CHECK: v_movreld_b32_e32 v255, v1 ; encoding: [0x01,0x6d,0xfe,0x7f] 30813 # CHECK: v_movreld_b32_e32 v5, v255 ; encoding: [0xff,0x6d,0x0a,0x7e] 30816 # CHECK: v_movreld_b32_e32 v5, m0 ; encoding: [0x7c,0x6c,0x0a,0x7e] 30819 # CHECK: v_movreld_b32_e32 v5, 0 ; encoding: [0x80,0x6c,0x0a,0x7e] 30822 # CHECK: v_movreld_b32_e32 v5, -1 ; encoding: [0xc1,0x6c,0x0a,0x7e] 30825 # CHECK: v_movreld_b32_e32 v5, 0.5 ; encoding: [0xf0,0x6c,0x0a,0x7e] 30828 # CHECK: v_movreld_b32_e32 v5, -4.0 ; encoding: [0xf7,0x6c,0x0a,0x7e]
|
/external/llvm-project/llvm/test/CodeGen/AMDGPU/GlobalISel/ |
D | insertelement.ll | 1121 ; MOVREL-NEXT: v_movreld_b32_e32 v2, v0 1122 ; MOVREL-NEXT: v_movreld_b32_e32 v3, v1 1158 ; MOVREL-NEXT: v_movreld_b32_e32 v0, s2 1159 ; MOVREL-NEXT: v_movreld_b32_e32 v1, s3 1415 ; MOVREL-NEXT: v_movreld_b32_e32 v0, v16 1416 ; MOVREL-NEXT: v_movreld_b32_e32 v1, v17 1723 ; MOVREL-NEXT: v_movreld_b32_e32 v0, v32 2671 ; MOVREL-NEXT: v_movreld_b32_e32 v1, v0 2771 ; MOVREL-NEXT: v_movreld_b32_e32 v0, v16 2919 ; MOVREL-NEXT: v_movreld_b32_e32 v0, v32 [all …]
|