Home
last modified time | relevance | path

Searched defs:RCID (Results 1 – 24 of 24) sorted by relevance

/external/llvm/lib/Target/AMDGPU/MCTargetDesc/
DSIMCCodeEmitter.cpp213 int RCID = Desc.OpInfo[i].RegClass; in encodeInstruction() local
283 int RCID = Desc.OpInfo[OpNo].RegClass; in getMachineOpValue() local
/external/llvm-project/llvm/lib/Target/AMDGPU/
DSIRegisterInfo.h154 bool isSGPRClassID(unsigned RCID) const { in isSGPRClassID()
DSIInstrInfo.cpp4319 unsigned RCID = Desc.OpInfo[OpNo].RegClass; in getOpRegClass() local
4328 unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass; in legalizeOpWithMove() local
7052 const auto RCID = MI.getDesc().OpInfo[Idx].RegClass; in isBufferSMRD() local
DAMDGPUISelDAGToDAG.cpp600 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); in getOperandRegClass() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DSIRegisterInfo.h134 bool isSGPRClassID(unsigned RCID) const { in isSGPRClassID()
DSIInstrInfo.cpp3829 unsigned RCID = Desc.OpInfo[OpNo].RegClass; in getOpRegClass() local
3840 unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass; in legalizeOpWithMove() local
6278 const auto RCID = MI.getDesc().OpInfo[Idx].RegClass; in isBufferSMRD() local
DAMDGPUISelDAGToDAG.cpp595 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); in getOperandRegClass() local
/external/llvm/lib/CodeGen/
DMachineInstr.cpp1203 unsigned RCID; in getRegClassConstraint() local
1828 unsigned RCID = 0; in print() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/Utils/
DAMDGPUBaseInfo.cpp1083 unsigned getRegBitWidth(unsigned RCID) { in getRegBitWidth()
1139 unsigned RCID = Desc.OpInfo[OpNo].RegClass; in getRegOperandSize() local
/external/llvm-project/llvm/lib/CodeGen/
DMachineInstr.cpp900 unsigned RCID; in getRegClassConstraint() local
1747 unsigned RCID = 0; in print() local
DTargetInstrInfo.cpp1401 unsigned RCID = 0; in createMIROperandComment() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DMachineInstr.cpp856 unsigned RCID; in getRegClassConstraint() local
1631 unsigned RCID = 0; in print() local
/external/llvm-project/llvm/lib/Target/X86/
DX86FloatingPoint.cpp1532 unsigned RCID; in handleSpecialFP() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/
DX86FloatingPoint.cpp1529 unsigned RCID; in handleSpecialFP() local
/external/llvm/lib/Target/X86/
DX86FloatingPoint.cpp1467 unsigned RCID; in handleSpecialFP() local
/external/llvm-project/llvm/lib/Target/AMDGPU/Utils/
DAMDGPUBaseInfo.cpp1255 unsigned getRegBitWidth(unsigned RCID) { in getRegBitWidth()
1327 unsigned RCID = Desc.OpInfo[OpNo].RegClass; in getRegOperandSize() local
/external/llvm/lib/Target/AMDGPU/InstPrinter/
DAMDGPUInstPrinter.cpp386 int RCID = Desc.OpInfo[OpNo].RegClass; in printOperand() local
/external/llvm/lib/Target/AMDGPU/
DSIInstrInfo.cpp1860 unsigned RCID = Desc.OpInfo[OpNo].RegClass; in getOpRegClass() local
1881 unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass; in legalizeOpWithMove() local
DAMDGPUISelDAGToDAG.cpp207 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue(); in getOperandRegClass() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/AsmParser/
DAMDGPUAsmParser.cpp246 bool isRegOrImmWithInputMods(unsigned RCID, MVT type) const { in isRegOrImmWithInputMods()
369 bool isRegOrInlineNoMods(unsigned RCID, MVT type) const { in isRegOrInlineNoMods()
2130 int RCID = getRegClass(RegKind, RegWidth); in getRegularReg() local
/external/llvm-project/llvm/lib/Target/AMDGPU/AsmParser/
DAMDGPUAsmParser.cpp277 bool isRegOrImmWithInputMods(unsigned RCID, MVT type) const { in isRegOrImmWithInputMods()
405 bool isRegOrInlineNoMods(unsigned RCID, MVT type) const { in isRegOrInlineNoMods()
2286 int RCID = getRegClass(RegKind, RegWidth); in getRegularReg() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/MCTargetDesc/
DAMDGPUInstPrinter.cpp579 int RCID = Desc.OpInfo[OpNo].RegClass; in printOperand() local
/external/llvm/lib/Target/AMDGPU/AsmParser/
DAMDGPUAsmParser.cpp932 int RCID = getRegClass(RegKind, RegWidth); in ParseAMDGPURegister() local
/external/llvm-project/llvm/lib/Target/AMDGPU/MCTargetDesc/
DAMDGPUInstPrinter.cpp669 int RCID = Desc.OpInfo[OpNo].RegClass; in printOperand() local