Home
last modified time | relevance | path

Searched refs:ADDC (Results 1 – 25 of 134) sorted by relevance

123456

/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Lanai/
DLanaiAluCode.h24 ADDC = 0x01, enumerator
80 case ADDC: in lanaiAluCodeToString()
106 .Case("addc", ADDC) in stringToLanaiAluCode()
123 return AluCode::ADDC; in isdToLanaiAluCode()
/external/llvm-project/llvm/lib/Target/Lanai/
DLanaiAluCode.h24 ADDC = 0x01, enumerator
80 case ADDC: in lanaiAluCodeToString()
106 .Case("addc", ADDC) in stringToLanaiAluCode()
123 return AluCode::ADDC; in isdToLanaiAluCode()
/external/llvm/lib/Target/Lanai/
DLanaiAluCode.h25 ADDC = 0x01, enumerator
81 case ADDC: in lanaiAluCodeToString()
107 .Case("addc", ADDC) in stringToLanaiAluCode()
124 return AluCode::ADDC; in isdToLanaiAluCode()
/external/llvm-project/llvm/test/CodeGen/RISCV/
Daddc-adde-sube-subc.ll5 ; Ensure that the ISDOpcodes ADDC, ADDE, SUBC, SUBE are handled correctly
/external/llvm-project/llvm/test/CodeGen/Thumb/
Dlong.ll100 define i64 @f9a(i64 %x, i64 %y) { ; ADDC with small negative imm => SUBS imm
112 define i64 @f9b(i64 %x, i64 %y) { ; ADDC with big negative imm => SUBS reg
/external/llvm/include/llvm/CodeGen/
DISDOpcodes.h214 ADDC, SUBC, enumerator
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/
DISDOpcodes.h224 ADDC, SUBC, enumerator
/external/llvm-project/llvm/include/llvm/CodeGen/
DISDOpcodes.h262 ADDC, enumerator
/external/mesa3d/src/gallium/drivers/nouveau/nvc0/mme/
Dcomc597.mme.h781 ADDC, ZERO, R7, ZERO, (1<<12)|0x1b00/4, NONE, ALU0),
864 ADDC, R4, R4, R2, 0, NONE, ALU1),
885 ADDC, R2, R2, R4, 0, NONE, NONE),
899 ADDC, ZERO, R3, ZERO, (1<<12)|0x1b00/4, NONE, ALU0),
/external/llvm-project/llvm/test/CodeGen/PowerPC/
Daix-cc-byval-split.ll48 ; CHECK32: renamable $r4 = ADDC killed renamable $r8, killed renamable $r[[REG1]], implicit-def…
/external/llvm/lib/Target/Mips/
DMips16ISelDAGToDAG.cpp199 assert(((Opc == ISD::ADDC || Opc == ISD::ADDE) || in trySelect()
/external/mesa3d/src/intel/compiler/
Dbrw_vec4.h221 EMIT2(ADDC)
Dbrw_vec4_builder.h397 ALU2_ACC(ADDC) in ALU2_ACC() argument
Dbrw_fs_builder.h559 ALU2_ACC(ADDC) in ALU2_ACC() argument
/external/igt-gpu-tools/assembler/
Dlex.l122 "addc" { yylval.integer = BRW_OPCODE_ADDC; return ADDC; }
/external/pcre/dist2/src/sljit/
DsljitNativePPC_32.c125 return push_inst(compiler, ADDC | RC(ALT_SET_FLAGS) | D(dst) | A(src1) | B(src2)); in emit_single_op()
DsljitNativeSPARC_32.c99 …return push_inst(compiler, ADDC | (flags & SET_FLAGS) | D(dst) | S1(src1) | ARG2(flags, src2), DR(… in emit_single_op()
DsljitNativePPC_64.c259 return push_inst(compiler, ADDC | RC(ALT_SET_FLAGS) | D(dst) | A(src1) | B(src2)); in emit_single_op()
/external/mesa3d/src/intel/tools/
Di965_lex.l53 addc { yylval.integer = BRW_OPCODE_ADDC; return ADDC; }
/external/llvm/lib/Target/ARM/
DARMISelLowering.h71 ADDC, // Add with carry enumerator
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/
DHexagonISelLowering.h38 ADDC, // Add with carry: (X, Y, Cin) -> (X+Y, Cout). enumerator
/external/llvm-project/llvm/lib/Target/Hexagon/
DHexagonISelLowering.h39 ADDC, // Add with carry: (X, Y, Cin) -> (X+Y, Cout). enumerator
/external/llvm/lib/CodeGen/SelectionDAG/
DSelectionDAGDumper.cpp226 case ISD::ADDC: return "addc"; in getOperationName()
/external/llvm/lib/Target/BPF/
DBPFISelLowering.cpp90 setOperationAction(ISD::ADDC, MVT::i64, Expand); in BPFTargetLowering()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMISelLowering.h104 ADDC, // Add with carry enumerator

123456