/external/llvm/test/CodeGen/AArch64/ |
D | arm64-2013-01-23-sext-crash.ll | 7 %B17 = ashr <4 x i32> zeroinitializer, zeroinitializer 14 %FC70 = sitofp <4 x i32> %B17 to <4 x double> 21 %B17 = ashr <4 x i32> zeroinitializer, zeroinitializer 28 %FC70 = uitofp <4 x i32> %B17 to <4 x double>
|
/external/llvm-project/llvm/test/CodeGen/AArch64/ |
D | arm64-2013-01-23-sext-crash.ll | 7 %B17 = ashr <4 x i32> zeroinitializer, zeroinitializer 14 %FC70 = sitofp <4 x i32> %B17 to <4 x double> 21 %B17 = ashr <4 x i32> zeroinitializer, zeroinitializer 28 %FC70 = uitofp <4 x i32> %B17 to <4 x double>
|
/external/llvm-project/llvm/test/Transforms/ADCE/ |
D | 2016-09-06.ll | 34 br label %B17 36 B17:
|
/external/crosvm/devices/src/usb/xhci/ |
D | xhci_abi.rs | 299 trb_transfer_length: B17, 323 trb_transfer_length: B17, 340 trb_transfer_length: B17, 377 trb_transfer_length: B17,
|
/external/llvm/lib/Target/AArch64/Utils/ |
D | AArch64BaseInfo.h | 129 case AArch64::D17: return AArch64::B17; in getBRegFromDReg() 169 case AArch64::B17: return AArch64::D17; in getDRegFromBReg()
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64RegisterInfo.td | 233 def B17 : AArch64Reg<17, "b17">, DwarfRegNum<[81]>; 267 def H17 : AArch64Reg<17, "h17", [B17]>, DwarfRegAlias<B17>; 302 def S17 : AArch64Reg<17, "s17", [H17]>, DwarfRegAlias<B17>; 337 def D17 : AArch64Reg<17, "d17", [S17], ["v17", ""]>, DwarfRegAlias<B17>; 372 def Q17 : AArch64Reg<17, "q17", [D17], ["v17", ""]>, DwarfRegAlias<B17>;
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/Utils/ |
D | AArch64BaseInfo.h | 128 case AArch64::D17: return AArch64::B17; in getBRegFromDReg() 168 case AArch64::B17: return AArch64::D17; in getDRegFromBReg()
|
/external/llvm-project/llvm/lib/Target/AArch64/Utils/ |
D | AArch64BaseInfo.h | 128 case AArch64::D17: return AArch64::B17; in getBRegFromDReg() 168 case AArch64::B17: return AArch64::D17; in getDRegFromBReg()
|
/external/llvm-project/llvm/test/CodeGen/X86/ |
D | combine-srem.ll | 402 %B17 = or i32 0, 2147483647 404 %B11 = sdiv i32 %B17, %L6 405 %B13 = udiv i32 %B17, %L6
|
/external/llvm-project/llvm/lib/Target/AArch64/ |
D | AArch64RegisterInfo.td | 269 def B17 : AArch64Reg<17, "b17">, DwarfRegNum<[81]>; 303 def H17 : AArch64Reg<17, "h17", [B17]>, DwarfRegAlias<B17>; 338 def S17 : AArch64Reg<17, "s17", [H17]>, DwarfRegAlias<B17>; 373 def D17 : AArch64Reg<17, "d17", [S17], ["v17", ""]>, DwarfRegAlias<B17>; 408 def Q17 : AArch64Reg<17, "q17", [D17], ["v17", ""]>, DwarfRegAlias<B17>;
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
D | AArch64RegisterInfo.td | 266 def B17 : AArch64Reg<17, "b17">, DwarfRegNum<[81]>; 300 def H17 : AArch64Reg<17, "h17", [B17]>, DwarfRegAlias<B17>; 335 def S17 : AArch64Reg<17, "s17", [H17]>, DwarfRegAlias<B17>; 370 def D17 : AArch64Reg<17, "d17", [S17], ["v17", ""]>, DwarfRegAlias<B17>; 405 def Q17 : AArch64Reg<17, "q17", [D17], ["v17", ""]>, DwarfRegAlias<B17>;
|
/external/swiftshader/third_party/subzero/src/ |
D | IceAssemblerARM32.cpp | 53 static constexpr IValueT B17 = 1 << 17; variable 1261 B24 | B23 | B21 | B20 | B19 | B17 | B16 | B10 | B9 | Opcode; in emitSIMDCvtqq() 1524 B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B6 | B4 | in dmb() 2145 B17 | B16 | B11 | B10 | B9 | B8 | B5 | B4; in rbit() 2156 constexpr IValueT RevOpcode = B26 | B25 | B23 | B21 | B20 | B19 | B18 | B17 | in rev() 2628 B23 | B21 | B20 | B18 | B17 | B16 | B8 | B7 | B6; in vcvtsd() 2783 constexpr IValueT VcvtdsOpcode = B23 | B21 | B20 | B18 | B17 | B16 | B7 | B6; in vcvtds() 3504 constexpr IValueT VzipOpcode = B25 | B24 | B23 | B21 | B20 | B17 | B8 | B7; in vzip() 3509 constexpr IValueT VtrnOpcode = B25 | B24 | B23 | B21 | B20 | B17 | B7; in vzip() 3925 IValueT VqmovnOpcode = B25 | B24 | B23 | B21 | B20 | B17 | B9 | in vqmovn2()
|
/external/llvm/test/CodeGen/Mips/msa/ |
D | llvm-stress-s2704903805.ll | 45 %B17 = lshr <2 x i16> zeroinitializer, %B
|
/external/llvm-project/llvm/test/CodeGen/Mips/msa/ |
D | llvm-stress-s2704903805.ll | 45 %B17 = lshr <2 x i16> zeroinitializer, %B
|
/external/protobuf/python/google/protobuf/internal/ |
D | more_messages.proto | 121 message B17 {} message
|
/external/OpenCSD/decoder/tests/snapshots/a55-test-tpiu/ |
D | device1.ini | 88 B17=0x00000000 key
|
/external/OpenCSD/decoder/tests/snapshots/a57_single_step/ |
D | device1.ini | 88 B17=0x00000000 key
|
/external/llvm-project/llvm/test/CodeGen/ARM/ParallelDSP/ |
D | unroll-n-jam-smlad.ll | 159 %B17 = load i16, i16* %arrayidx4.us.i.2.2.i, align 2 160 %conv.us.i.2.2.i = sext i16 %B17 to i32
|
/external/swiftshader/third_party/subzero/src/DartARM32/ |
D | assembler_arm.cc | 1061 EmitVFPsd(cond, B23 | B21 | B20 | B18 | B17 | B16 | B8 | B7 | B6, sd, dm); 1066 EmitVFPds(cond, B23 | B21 | B20 | B18 | B17 | B16 | B7 | B6, dd, sm); 1303 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B17 | B16 | B10 | B8, kSWord, qd, in vrecpeqs() 1312 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B17 | B16 | B10 | B8 | B7, kSWord, in vrsqrteqs() 1359 EmitSIMDqqq(B24 | B23 | B21 | B20 | B19 | B17 | B8 | B7, kByte, qd, Q0, qm); in vzipqw()
|
/external/ImageMagick/PerlMagick/t/reference/write/jng/ |
D | read_prog_jdaa.miff | 13 …;0�991�872�:65�956�734�602�61.�61+�73*�56&�6;%�7<%�><-�E<3�K;;�L7<�G3<�C/8�B17�F35�K2.�O*"�Y"�j$…
|
D | read_jdaa.miff | 13 …;0�991�872�:65�956�734�602�61.�61+�73*�56&�6;%�7<%�><-�E<3�K;;�L7<�G3<�C/8�B17�F35�K2.�O*"�Y"�j$…
|
D | read_prog_idat.miff | 13 …;0�991�872�:65�956�734�602�61.�61+�73*�56&�6;%�7<%�><-�E<3�K;;�L7<�G3<�C/8�B17�F35�K2.�O*"�Y"�j$…
|
D | read_idat.miff | 13 …;0�991�872�:65�956�734�602�61.�61+�73*�56&�6;%�7<%�><-�E<3�K;;�L7<�G3<�C/8�B17�F35�K2.�O*"�Y"�j$…
|
/external/icu/android_icu4j/src/main/tests/android/icu/dev/data/ |
D | IDNATestInput.txt | 256 namebase: <0B15><0B16><0B17>
|
/external/icu/icu4c/source/test/testdata/ |
D | idna_conf.txt | 256 namebase: <0B15><0B16><0B17>
|