Home
last modified time | relevance | path

Searched refs:FCR (Results 1 – 17 of 17) sorted by relevance

/external/llvm-project/llvm/lib/DebugInfo/CodeView/
DStringsAndChecksums.cpp72 const DebugSubsectionRecord &FCR) { in initializeChecksums() argument
73 assert(FCR.kind() == DebugSubsectionKind::FileChecksums); in initializeChecksums()
78 consumeError(OwnedChecksums->initialize(FCR.getRecordData())); in initializeChecksums()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/DebugInfo/CodeView/
DStringsAndChecksums.cpp72 const DebugSubsectionRecord &FCR) { in initializeChecksums() argument
73 assert(FCR.kind() == DebugSubsectionKind::FileChecksums); in initializeChecksums()
78 consumeError(OwnedChecksums->initialize(FCR.getRecordData())); in initializeChecksums()
/external/fec/
Ddecode_rs.h54 #if !defined(FCR)
90 s[i] = data[j] ^ ALPHA_TO[MODNN(INDEX_OF[s[i]] + (FCR+i)*PRIM)];
272 num2 = ALPHA_TO[MODNN(root[j] * (FCR - 1) + NN)];
Dfixed.h29 #define FCR 112 macro
Dchar.h16 #define FCR (rs->fcr) macro
Dint.h16 #define FCR (rs->fcr) macro
Ddecode_rs.c54 s[i] = data[j] ^ ALPHA_TO[MODNN(INDEX_OF[s[i]] + (FCR+i)*PRIM)];
236 num2 = ALPHA_TO[MODNN(root[j] * (FCR - 1) + NN)];
/external/llvm-project/llvm/include/llvm/DebugInfo/CodeView/
DStringsAndChecksums.h72 void initializeChecksums(const DebugSubsectionRecord &FCR);
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/DebugInfo/CodeView/
DStringsAndChecksums.h72 void initializeChecksums(const DebugSubsectionRecord &FCR);
/external/llvm/lib/Target/Mips/
DMipsRegisterInfo.td198 def FCR#I : MipsReg<#I, ""#I>;
392 def CCR : RegisterClass<"Mips", [i32], 32, (sequence "FCR%u", 0, 31)>,
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/
DMipsRegisterInfo.td197 def FCR#I : MipsReg<#I, ""#I>;
421 def CCR : RegisterClass<"Mips", [i32], 32, (sequence "FCR%u", 0, 31)>,
/external/llvm-project/llvm/lib/Target/Mips/
DMipsRegisterInfo.td197 def FCR#I : MipsReg<I, ""#I>;
421 def CCR : RegisterClass<"Mips", [i32], 32, (sequence "FCR%u", 0, 31)>,
/external/ms-tpm-20-ref/Samples/Nucleo-TPM/L476RG/Drivers/CMSIS/Device/ST/STM32L4xx/Include/
Dstm32l476xx.h604 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */ member
685 …__IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset… member
/external/ms-tpm-20-ref/Samples/Nucleo-TPM/L4A6RG/Drivers/CMSIS/Device/ST/STM32L4xx/Include/
Dstm32l4a6xx.h673 __IO uint32_t FCR; /*!< LCD frame control register, Address offset: 0x04 */ member
756 …__IO uint32_t FCR; /*!< QUADSPI Flag Clear register, Address offset… member
/external/cldr/tools/java/org/unicode/cldr/util/data/external/
D2013-1_UNLOCODE_CodeListPart3.csv3319 ,"PT","FCR","Figueira de Castelo Rodrigo","Figueira de Castelo Rodrigo","09","--3-----","RN","0401"…
14864 ,"US","FCR","Fancher","Fancher","NY","--3-----","RQ","9008",,,
D2013-1_UNLOCODE_CodeListPart1.csv35809 ,"FR","FCR","Foucherans","Foucherans","39","-----6--","RQ","0907",,,
/external/one-true-awk/testdir/
Dfunstack.in23733 @Article{Brice:1978:FCR,