• Home
Name Date Size #Lines LOC

..--

AsmPrinter/03-May-2024-25,60617,153

GlobalISel/03-May-2024-21,42816,102

LiveDebugValues/03-May-2024-5,4523,238

MIRParser/03-May-2024-5,2974,506

SelectionDAG/03-May-2024-92,78366,296

AggressiveAntiDepBreaker.cppD03-May-202437.2 KiB1,015690

AggressiveAntiDepBreaker.hD03-May-20246.8 KiB18487

AllocationOrder.cppD03-May-20242 KiB5433

AllocationOrder.hD03-May-20244.3 KiB12569

Analysis.cppD03-May-202432.7 KiB813502

AtomicExpandPass.cppD03-May-202472 KiB1,8451,255

BasicBlockSections.cppD03-May-202419.7 KiB485257

BasicTargetTransformInfo.cppD03-May-20241.5 KiB3513

BranchFolding.cppD03-May-202477.7 KiB2,0371,346

BranchFolding.hD03-May-20247.3 KiB203123

BranchRelaxation.cppD03-May-202419.6 KiB577332

BreakFalseDeps.cppD03-May-202410 KiB297176

BuiltinGCs.cppD03-May-20244.9 KiB13158

CFGuardLongjmp.cppD03-May-20243.7 KiB12166

CFIInstrInserter.cppD03-May-202417.5 KiB444324

CMakeLists.txtD03-May-20244.8 KiB218211

CalcSpillWeights.cppD03-May-202410.2 KiB303204

CallingConvLower.cppD03-May-202410.7 KiB297223

CodeGen.cppD03-May-20245.2 KiB126108

CodeGenPrepare.cppD03-May-2024298 KiB7,9924,936

CommandFlags.cppD03-May-202428.2 KiB716587

CriticalAntiDepBreaker.cppD03-May-202427.9 KiB708406

CriticalAntiDepBreaker.hD03-May-20244.2 KiB11358

DFAPacketizer.cppD03-May-202410.9 KiB319216

DeadMachineInstructionElim.cppD03-May-20246.9 KiB196129

DetectDeadLanes.cppD03-May-202420.7 KiB596438

DwarfEHPrepare.cppD03-May-20249 KiB278198

EarlyIfConversion.cppD03-May-202441.1 KiB1,156779

EdgeBundles.cppD03-May-20243.2 KiB10471

ExecutionDomainFix.cppD03-May-202414.7 KiB473346

ExpandMemCmp.cppD03-May-202433.7 KiB875565

ExpandPostRAPseudos.cppD03-May-20247.3 KiB228159

ExpandReductions.cppD03-May-20247.1 KiB216180

FEntryInserter.cppD03-May-20241.8 KiB5435

FaultMaps.cppD03-May-20245 KiB153109

FinalizeISel.cppD03-May-20242.7 KiB7848

FixupStatepointCallerSaved.cppD03-May-202421.7 KiB616426

FuncletLayout.cppD03-May-20242.2 KiB6339

GCMetadata.cppD03-May-20245.1 KiB174117

GCMetadataPrinter.cppD03-May-2024748 225

GCRootLowering.cppD03-May-202411.6 KiB333211

GCStrategy.cppD03-May-2024708 214

GlobalMerge.cppD03-May-202424.6 KiB687397

HardwareLoops.cppD03-May-202418.7 KiB531376

IfConversion.cppD03-May-202489.4 KiB2,3701,594

ImplicitNullChecks.cppD03-May-202429.2 KiB824475

IndirectBrExpandPass.cppD03-May-20247.8 KiB220125

InlineSpiller.cppD03-May-202458.8 KiB1,5621,038

InterferenceCache.cppD03-May-20248.7 KiB258197

InterferenceCache.hD03-May-20247.2 KiB243125

InterleavedAccessPass.cppD03-May-202419.2 KiB537320

InterleavedLoadCombinePass.cppD03-May-202442.3 KiB1,365715

IntrinsicLowering.cppD03-May-202417.1 KiB475400

LLVMTargetMachine.cppD03-May-202410 KiB265190

LatencyPriorityQueue.cppD03-May-20245.6 KiB15390

LazyMachineBlockFrequencyInfo.cppD03-May-20243.4 KiB9865

LexicalScopes.cppD03-May-202412.2 KiB348245

LiveDebugVariables.cppD03-May-202453.7 KiB1,5041,009

LiveDebugVariables.hD03-May-20242.1 KiB6425

LiveInterval.cppD03-May-202446.7 KiB1,428965

LiveIntervalCalc.cppD03-May-20247.6 KiB205139

LiveIntervalUnion.cppD03-May-20246.4 KiB203129

LiveIntervals.cppD03-May-202464.9 KiB1,7351,220

LivePhysRegs.cppD03-May-202411.1 KiB340240

LiveRangeCalc.cppD03-May-202415.7 KiB455321

LiveRangeEdit.cppD03-May-202417 KiB477337

LiveRangeShrink.cppD03-May-20248.7 KiB246164

LiveRangeUtils.hD03-May-20242.1 KiB6236

LiveRegMatrix.cppD03-May-20247.6 KiB224166

LiveRegUnits.cppD03-May-20244.6 KiB13792

LiveStacks.cppD03-May-20243 KiB8960

LiveVariables.cppD03-May-202430.1 KiB836563

LocalStackSlotAllocation.cppD03-May-202417.3 KiB449273

LoopTraversal.cppD03-May-20242.9 KiB7753

LowLevelType.cppD03-May-20242.3 KiB7752

LowerEmuTLS.cppD03-May-20245.7 KiB159110

MBFIWrapper.cppD03-May-20242 KiB6234

MIRCanonicalizerPass.cppD03-May-202412.4 KiB436309

MIRNamerPass.cppD03-May-20242.2 KiB8044

MIRPrinter.cppD03-May-202432.4 KiB927789

MIRPrintingPass.cppD03-May-20242 KiB7141

MIRVRegNamerUtils.cppD03-May-20246.6 KiB173126

MIRVRegNamerUtils.hD03-May-20243.3 KiB9840

MachineBasicBlock.cppD03-May-202453.3 KiB1,5791,135

MachineBlockFrequencyInfo.cppD03-May-202410.4 KiB284214

MachineBlockPlacement.cppD03-May-2024138.5 KiB3,4771,987

MachineBranchProbabilityInfo.cppD03-May-20243.5 KiB10069

MachineCSE.cppD03-May-202431.9 KiB903636

MachineCombiner.cppD03-May-202428.1 KiB680467

MachineCopyPropagation.cppD03-May-202430.2 KiB901561

MachineDebugify.cppD03-May-20246.5 KiB173112

MachineDominanceFrontier.cppD03-May-20241.8 KiB5536

MachineDominators.cppD03-May-20244.9 KiB15191

MachineFrameInfo.cppD03-May-20249.8 KiB257188

MachineFunction.cppD03-May-202444.1 KiB1,256926

MachineFunctionPass.cppD03-May-20244.7 KiB12484

MachineFunctionPrinterPass.cppD03-May-20242.3 KiB7242

MachineFunctionSplitter.cppD03-May-20246.2 KiB15688

MachineInstr.cppD03-May-202478.8 KiB2,2931,711

MachineInstrBundle.cppD03-May-202411.5 KiB361277

MachineLICM.cppD03-May-202457.3 KiB1,6171,054

MachineLoopInfo.cppD03-May-20245 KiB154113

MachineLoopUtils.cppD03-May-20245.2 KiB144113

MachineModuleInfo.cppD03-May-202410.6 KiB341243

MachineModuleInfoImpls.cppD03-May-20241.5 KiB4318

MachineOperand.cppD03-May-202440 KiB1,1911,004

MachineOptimizationRemarkEmitter.cppD03-May-20243.3 KiB10067

MachineOutliner.cppD03-May-202442.1 KiB1,071560

MachinePassManager.cppD03-May-20244 KiB12273

MachinePipeliner.cppD03-May-2024111.6 KiB3,1292,418

MachinePostDominators.cppD03-May-20242.4 KiB8048

MachineRegionInfo.cppD03-May-20244.8 KiB15091

MachineRegisterInfo.cppD03-May-202423 KiB674498

MachineSSAUpdater.cppD03-May-202413 KiB365230

MachineScheduler.cppD03-May-2024141.5 KiB3,9062,726

MachineSink.cppD03-May-202458.9 KiB1,597973

MachineSizeOpts.cppD03-May-20248.8 KiB211175

MachineStableHash.cppD03-May-20247.9 KiB195158

MachineStripDebug.cppD03-May-20243.8 KiB11280

MachineTraceMetrics.cppD03-May-202449.6 KiB1,353969

MachineVerifier.cppD03-May-2024111.2 KiB3,0802,399

MacroFusion.cppD03-May-20247.6 KiB215136

ModuloSchedule.cppD03-May-202485 KiB2,1961,636

MultiHazardRecognizer.cppD03-May-20242.7 KiB9265

NonRelocatableStringpool.cppD03-May-20241.7 KiB5538

OptimizePHIs.cppD03-May-20246.7 KiB211138

PHIElimination.cppD03-May-202428.5 KiB723471

PHIEliminationUtils.cppD03-May-20242.5 KiB6532

PHIEliminationUtils.hD03-May-2024972 259

ParallelCG.cppD03-May-20243.8 KiB10166

PatchableFunction.cppD03-May-20243.4 KiB9969

PeepholeOptimizer.cppD03-May-202478.1 KiB2,1161,188

PostRAHazardRecognizer.cppD03-May-20243.5 KiB9749

PostRASchedulerList.cppD03-May-202424.3 KiB702446

PreISelIntrinsicLowering.cppD03-May-20247.9 KiB241186

ProcessImplicitDefs.cppD03-May-20245.4 KiB167118

PrologEpilogInserter.cppD03-May-202450.7 KiB1,309833

PseudoProbeInserter.cppD03-May-20243.3 KiB9669

PseudoSourceValue.cppD03-May-20244.7 KiB153114

RDFGraph.cppD03-May-202458.3 KiB1,8331,330

RDFLiveness.cppD03-May-202442.7 KiB1,176765

RDFRegisters.cppD03-May-202411.3 KiB382304

README.txtD03-May-20246.2 KiB200149

ReachingDefAnalysis.cppD03-May-202423.4 KiB715549

RegAllocBase.cppD03-May-20246.4 KiB175120

RegAllocBase.hD03-May-20244.6 KiB12544

RegAllocBasic.cppD03-May-202411.5 KiB341219

RegAllocFast.cppD03-May-202450.2 KiB1,4881,085

RegAllocGreedy.cppD03-May-2024123.5 KiB3,2682,027

RegAllocPBQP.cppD03-May-202433.3 KiB950662

RegUsageInfoCollector.cppD03-May-20247.4 KiB217135

RegUsageInfoPropagate.cppD03-May-20245.1 KiB158110

RegisterClassInfo.cppD03-May-20246.6 KiB195130

RegisterCoalescer.cppD03-May-2024151.6 KiB3,9742,412

RegisterCoalescer.hD03-May-20244.1 KiB11537

RegisterPressure.cppD03-May-202448.9 KiB1,3961,071

RegisterScavenging.cppD03-May-202427.1 KiB799582

RegisterUsageInfo.cppD03-May-20243.2 KiB10270

RenameIndependentSubregs.cppD03-May-202414.8 KiB406279

ResetMachineFunctionPass.cppD03-May-20243.5 KiB9159

SafeStack.cppD03-May-202434 KiB918636

SafeStackLayout.cppD03-May-20245.3 KiB153117

SafeStackLayout.hD03-May-20242.4 KiB8443

ScheduleDAG.cppD03-May-202421.3 KiB752600

ScheduleDAGInstrs.cppD03-May-202454.7 KiB1,5301,032

ScheduleDAGPrinter.cppD03-May-20243.2 KiB9865

ScoreboardHazardRecognizer.cppD03-May-20248 KiB243165

ShadowStackGCLowering.cppD03-May-202414.2 KiB374229

ShrinkWrap.cppD03-May-202422.9 KiB612365

SjLjEHPrepare.cppD03-May-202418.9 KiB504337

SlotIndexes.cppD03-May-20249.3 KiB284188

SpillPlacement.cppD03-May-202412.4 KiB380230

SpillPlacement.hD03-May-20246.7 KiB17064

SplitKit.cppD03-May-202466.6 KiB1,8691,305

SplitKit.hD03-May-202424.1 KiB573208

StackColoring.cppD03-May-202450.7 KiB1,373708

StackMapLivenessAnalysis.cppD03-May-20246.2 KiB172101

StackMaps.cppD03-May-202424.6 KiB727528

StackProtector.cppD03-May-202423 KiB599384

StackSlotColoring.cppD03-May-202417.2 KiB534378

SwiftErrorValueTracking.cppD03-May-202411.4 KiB313214

SwitchLoweringUtils.cppD03-May-202418.4 KiB495349

TailDuplication.cppD03-May-20243.3 KiB10371

TailDuplicator.cppD03-May-202438.3 KiB1,054719

TargetFrameLoweringImpl.cppD03-May-20246.3 KiB165102

TargetInstrInfo.cppD03-May-202452.1 KiB1,4231,000

TargetLoweringBase.cppD03-May-202486.8 KiB2,3211,727

TargetLoweringObjectFileImpl.cppD03-May-202488.2 KiB2,3761,776

TargetOptionsImpl.cppD03-May-20242.3 KiB5830

TargetPassConfig.cppD03-May-202449.1 KiB1,305796

TargetRegisterInfo.cppD03-May-202419.2 KiB542401

TargetSchedule.cppD03-May-202413.2 KiB360260

TargetSubtargetInfo.cppD03-May-20241.9 KiB6539

TwoAddressInstructionPass.cppD03-May-202462.5 KiB1,7311,157

TypePromotion.cppD03-May-202432.5 KiB1,019642

UnreachableBlockElim.cppD03-May-20247.5 KiB211148

ValueTypes.cppD03-May-202420.5 KiB535488

VirtRegMap.cppD03-May-202421.5 KiB593416

WasmEHPrepare.cppD03-May-202417.4 KiB443241

WinEHPrepare.cppD03-May-202451.2 KiB1,272883

XRayInstrumentation.cppD03-May-20249.5 KiB265182

README.txt

1//===---------------------------------------------------------------------===//
2
3Common register allocation / spilling problem:
4
5        mul lr, r4, lr
6        str lr, [sp, #+52]
7        ldr lr, [r1, #+32]
8        sxth r3, r3
9        ldr r4, [sp, #+52]
10        mla r4, r3, lr, r4
11
12can be:
13
14        mul lr, r4, lr
15        mov r4, lr
16        str lr, [sp, #+52]
17        ldr lr, [r1, #+32]
18        sxth r3, r3
19        mla r4, r3, lr, r4
20
21and then "merge" mul and mov:
22
23        mul r4, r4, lr
24        str r4, [sp, #+52]
25        ldr lr, [r1, #+32]
26        sxth r3, r3
27        mla r4, r3, lr, r4
28
29It also increase the likelihood the store may become dead.
30
31//===---------------------------------------------------------------------===//
32
33bb27 ...
34        ...
35        %reg1037 = ADDri %reg1039, 1
36        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
37    Successors according to CFG: 0x8b03bf0 (#5)
38
39bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
40    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
41        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>
42
43Note ADDri is not a two-address instruction. However, its result %reg1037 is an
44operand of the PHI node in bb76 and its operand %reg1039 is the result of the
45PHI node. We should treat it as a two-address code and make sure the ADDri is
46scheduled after any node that reads %reg1039.
47
48//===---------------------------------------------------------------------===//
49
50Use local info (i.e. register scavenger) to assign it a free register to allow
51reuse:
52        ldr r3, [sp, #+4]
53        add r3, r3, #3
54        ldr r2, [sp, #+8]
55        add r2, r2, #2
56        ldr r1, [sp, #+4]  <==
57        add r1, r1, #1
58        ldr r0, [sp, #+4]
59        add r0, r0, #2
60
61//===---------------------------------------------------------------------===//
62
63LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
64effects:
65
66R1 = X + 4
67R2 = X + 7
68R3 = X + 15
69
70loop:
71load [i + R1]
72...
73load [i + R2]
74...
75load [i + R3]
76
77Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
78to implement proper re-materialization to handle this:
79
80R1 = X + 4
81R2 = X + 7
82R3 = X + 15
83
84loop:
85R1 = X + 4  @ re-materialized
86load [i + R1]
87...
88R2 = X + 7 @ re-materialized
89load [i + R2]
90...
91R3 = X + 15 @ re-materialized
92load [i + R3]
93
94Furthermore, with re-association, we can enable sharing:
95
96R1 = X + 4
97R2 = X + 7
98R3 = X + 15
99
100loop:
101T = i + X
102load [T + 4]
103...
104load [T + 7]
105...
106load [T + 15]
107//===---------------------------------------------------------------------===//
108
109It's not always a good idea to choose rematerialization over spilling. If all
110the load / store instructions would be folded then spilling is cheaper because
111it won't require new live intervals / registers. See 2003-05-31-LongShifts for
112an example.
113
114//===---------------------------------------------------------------------===//
115
116With a copying garbage collector, derived pointers must not be retained across
117collector safe points; the collector could move the objects and invalidate the
118derived pointer. This is bad enough in the first place, but safe points can
119crop up unpredictably. Consider:
120
121        %array = load { i32, [0 x %obj] }** %array_addr
122        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
123        %old = load %obj** %nth_el
124        %z = div i64 %x, %y
125        store %obj* %new, %obj** %nth_el
126
127If the i64 division is lowered to a libcall, then a safe point will (must)
128appear for the call site. If a collection occurs, %array and %nth_el no longer
129point into the correct object.
130
131The fix for this is to copy address calculations so that dependent pointers
132are never live across safe point boundaries. But the loads cannot be copied
133like this if there was an intervening store, so may be hard to get right.
134
135Only a concurrent mutator can trigger a collection at the libcall safe point.
136So single-threaded programs do not have this requirement, even with a copying
137collector. Still, LLVM optimizations would probably undo a front-end's careful
138work.
139
140//===---------------------------------------------------------------------===//
141
142The ocaml frametable structure supports liveness information. It would be good
143to support it.
144
145//===---------------------------------------------------------------------===//
146
147The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
148revisited. The check is there to work around a misuse of directives in inline
149assembly.
150
151//===---------------------------------------------------------------------===//
152
153It would be good to detect collector/target compatibility instead of silently
154doing the wrong thing.
155
156//===---------------------------------------------------------------------===//
157
158It would be really nice to be able to write patterns in .td files for copies,
159which would eliminate a bunch of explicit predicates on them (e.g. no side
160effects).  Once this is in place, it would be even better to have tblgen
161synthesize the various copy insertion/inspection methods in TargetInstrInfo.
162
163//===---------------------------------------------------------------------===//
164
165Stack coloring improvements:
166
1671. Do proper LiveStacks analysis on all stack objects including those which are
168   not spill slots.
1692. Reorder objects to fill in gaps between objects.
170   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4
171
172//===---------------------------------------------------------------------===//
173
174The scheduler should be able to sort nearby instructions by their address. For
175example, in an expanded memset sequence it's not uncommon to see code like this:
176
177  movl $0, 4(%rdi)
178  movl $0, 8(%rdi)
179  movl $0, 12(%rdi)
180  movl $0, 0(%rdi)
181
182Each of the stores is independent, and the scheduler is currently making an
183arbitrary decision about the order.
184
185//===---------------------------------------------------------------------===//
186
187Another opportunitiy in this code is that the $0 could be moved to a register:
188
189  movl $0, 4(%rdi)
190  movl $0, 8(%rdi)
191  movl $0, 12(%rdi)
192  movl $0, 0(%rdi)
193
194This would save substantial code size, especially for longer sequences like
195this. It would be easy to have a rule telling isel to avoid matching MOV32mi
196if the immediate has more than some fixed number of uses. It's more involved
197to teach the register allocator how to do late folding to recover from
198excessive register pressure.
199
200