Home
last modified time | relevance | path

Searched defs:RegSize (Results 1 – 25 of 33) sorted by relevance

12

/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/
DMipsFrameLowering.cpp127 unsigned RegSize = TRI.getSpillSize(*TRI.getMinimalPhysRegClass(*R)); in estimateStackSize() local
DMipsSEFrameLowering.cpp198 unsigned RegSize) { in expandLoadACC()
223 unsigned RegSize) { in expandStoreACC()
DMipsCallLowering.cpp505 unsigned RegSize = 4; in lowerFormalArguments() local
/external/capstone/
DMCRegisterInfo.h36 uint16_t RegSize, Alignment; // Size & Alignment of register in bytes member
/external/llvm/lib/CodeGen/GlobalISel/
DRegisterBankInfo.cpp222 unsigned RegSize = 0; in getInstrMappingImpl() local
372 unsigned RegSize = MRI.getSize(Reg); in getSizeInBits() local
/external/llvm/lib/CodeGen/AsmPrinter/
DDwarfExpression.cpp133 unsigned RegSize = TRI.getMinimalPhysRegClass(MachineReg)->getSize() * 8; in AddMachineRegPiece() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/AsmPrinter/
DDwarfExpression.cpp137 unsigned RegSize = TRI.getRegSizeInBits(*RC); in addMachineReg() local
/external/llvm/lib/Target/Mips/
DMipsSEFrameLowering.cpp179 unsigned RegSize) { in expandLoadACC()
204 unsigned RegSize) { in expandStoreACC()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DTargetRegisterInfo.cpp482 unsigned RegSize = Ty.isValid() ? Ty.getSizeInBits() : 0; in getRegSizeInBits() local
/external/llvm/include/llvm/MC/
DMCRegisterInfo.h41 const uint16_t RegSize, Alignment; // Size & Alignment of register in bytes variable
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/
DAArch64FastISel.cpp1703 unsigned RegSize; in emitLogicalOp_ri() local
4124 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSL_ri() local
4231 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSR_ri() local
4352 unsigned RegSize = Is64Bit ? 64 : 32; in emitASR_ri() local
DAArch64FrameLowering.cpp2405 auto RegSize = TRI->getRegSizeInBits(Reg, MRI) / 8; in determineCalleeSaves() local
/external/llvm/lib/Target/AArch64/
DAArch64FastISel.cpp1616 unsigned RegSize; in emitLogicalOp_ri() local
3946 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSL_ri() local
4053 unsigned RegSize = Is64Bit ? 64 : 32; in emitLSR_ri() local
4174 unsigned RegSize = Is64Bit ? 64 : 32; in emitASR_ri() local
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/
DTargetRegisterInfo.h233 unsigned RegSize, SpillSize, SpillAlignment; member
/external/llvm/lib/Target/AArch64/MCTargetDesc/
DAArch64AddressingModes.h213 static inline bool processLogicalImmediate(uint64_t Imm, unsigned RegSize, in processLogicalImmediate()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/MCTargetDesc/
DAArch64AddressingModes.h213 static inline bool processLogicalImmediate(uint64_t Imm, unsigned RegSize, in processLogicalImmediate()
/external/llvm/lib/Target/SystemZ/
DSystemZInstrInfo.cpp746 unsigned RegSize, ImmLSB, ImmSize; member
/external/clang/include/clang/Basic/
DTargetInfo.h692 unsigned RegSize, in validateGlobalRegisterVariable()
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/SystemZ/
DSystemZInstrInfo.cpp918 unsigned RegSize = 0; member
/external/llvm/lib/Target/ARM/
DARMFrameLowering.cpp146 int RegSize; in sizeOfSPAdjustment() local
/external/llvm/lib/Target/Sparc/
DSparcISelLowering.cpp3184 unsigned RegSize = PVT.getStoreSize(); in emitEHSjLjLongJmp() local
3237 unsigned RegSize = PVT.getStoreSize(); in emitEHSjLjSetJmp() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMFrameLowering.cpp190 int RegSize; in sizeOfSPAdjustment() local
/external/clang/lib/Basic/
DTargets.cpp2641 unsigned RegSize, in validateGlobalRegisterVariable()
4386 unsigned RegSize, in validateGlobalRegisterVariable()
/external/clang/lib/CodeGen/
DTargetInfo.cpp3764 CharUnits RegSize = CharUnits::fromQuantity((isInt || IsSoftFloatABI) ? 4 : 8); in EmitVAArg() local
4729 int RegSize = IsIndirect ? 8 : TyInfo.first.getQuantity(); in EmitAAPCSVAArg() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/
DHexagonISelLowering.cpp807 unsigned RegSize = RegVT.getSizeInBits(); in LowerFormalArguments() local

12