// Copyright 2016, VIXL authors // All rights reserved. // // Redistribution and use in source and binary forms, with or without // modification, are permitted provided that the following conditions are met: // // * Redistributions of source code must retain the above copyright notice, // this list of conditions and the following disclaimer. // * Redistributions in binary form must reproduce the above copyright notice, // this list of conditions and the following disclaimer in the documentation // and/or other materials provided with the distribution. // * Neither the name of ARM Limited nor the names of its contributors may be // used to endorse or promote products derived from this software without // specific prior written permission. // // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND // ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED // WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE // DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE // FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL // DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR // SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER // CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, // OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. // Test description for instructions of the following forms: // MNEMONIC{}.N , , #0 // MNEMONIC{}.N , , # // MNEMONIC{}.N , , # { "mnemonics" : [ "Add", // ADD{} , , # ; T1 // ADD{} , # ; T2 // ADD{} {}, , # ; T2 "Adds", // ADDS{} , , # ; T1 // ADDS{} , # ; T2 // ADDS{} {}, , # ; T2 "Rsb", // RSB{} {}, , #0 ; T1 "Rsbs", // RSBS{} {}, , #0 ; T1 "Sub", // SUB{} , , # ; T1 // SUB{} , # ; T2 // SUB{} {}, , # ; T2 "Subs" // SUBS{} , , # ; T1 // SUBS{} , # ; T2 // SUBS{} {}, , # ; T2 ], "description" : { "operands": [ { "name": "cond", "type": "Condition" }, { "name": "rd", "type": "LowRegisters" }, { "name": "rn", "type": "LowRegisters" }, { "name": "op", "wrapper": "Operand", "operands": [ { "name": "immediate", "type": "OffsetLowerThan256" } ] } ], "inputs": [ { "name": "apsr", "type": "NZCV" }, { "name": "rd", "type": "Register" }, { "name": "rn", "type": "Register" } ] }, "test-files": [ { "type": "simulator", "test-cases": [ { "name": "RdIsRn", "operands": [ "cond", "rd", "rn", "immediate" ], "inputs": [ "apsr", "rd", "rn" ], "operand-filter": "rd == rn", "operand-limit": 20, "input-filter": "rd == rn", "input-limit": 300 }, { "name": "RdIsNotRn", "operands": [ "cond", "rd", "rn", "immediate" ], "inputs": [ "apsr", "rd", "rn" ], "operand-filter": "rd != rn", "operand-limit": 20, "input-limit": 300 }, { "name": "Immediate", "operands": [ "cond", "immediate" ], "inputs": [ "apsr", "rn" ], "operand-limit": 20, "input-limit": 300 } ] }, // Test encodings with an 8 bit immediate and identical rn and rd. { "name": "imm8", "type": "assembler", "mnemonics" : [ "Adds", // ADDS{} {}, , # ; T2 "Subs" // SUBS{} {}, , # ; T2 ], "test-cases": [ { "name": "OutItBlock", "operands": [ "cond", "rd", "rn", "immediate" ], "operand-filter": "cond == 'al' and rd == rn" } ] }, { "name": "imm8-in-it-block", "type": "assembler", "mnemonics" : [ "Add", // ADD{} {}, , # ; T2 "Sub" // SUB{} {}, , # ; T2 ], "test-cases": [ { "name": "InITBlock", "operands": [ "cond", "rd", "rn", "immediate" ], // Generate an extra IT instruction. "in-it-block": "{cond}", "operand-filter": "cond != 'al' and rd == rn", "operand-limit": 1000 } ] }, // Test encodings with a 3 bit immediate and different rn and rd. { "name": "imm3", "type": "assembler", "mnemonics" : [ "Adds", // ADDS{} , , # ; T1 "Subs" // SUBS{} , , # ; T1 ], "test-cases": [ { "name": "OutITBlock", "operands": [ "cond", "rd", "rn", "immediate" ], "operand-filter": "cond == 'al' and int(immediate) <= 7" } ] }, { "name": "imm3-in-it-block", "type": "assembler", "mnemonics" : [ "Add", // ADD{} , , # ; T1 "Sub" // SUB{} , , # ; T1 ], "test-cases": [ { "name": "InITBlock", "operands": [ "cond", "rd", "rn", "immediate" ], // Generate an extra IT instruction. "in-it-block": "{cond}", "operand-filter": "cond != 'al' and int(immediate) <= 7", "operand-limit": 1000 } ] }, // Test special cases for Rsb and Rsbs where there is a special // encoding when the immediate is zero. { "name": "zero", "type": "assembler", "mnemonics" : [ "Rsbs" // RSBS{} {}, , #0 ; T1 ], "test-cases": [ { "name": "OutITBlock", "operands": [ "cond", "rd", "rn", "immediate" ], "operand-filter": "cond == 'al' and int(immediate) == 0" } ] }, { "name": "zero-in-it-block", "type": "assembler", "mnemonics" : [ "Rsb" // RSB{} {}, , #0 ; T1 ], "test-cases": [ { "name": "InITBlock", "operands": [ "cond", "rd", "rn", "immediate" ], // Generate an extra IT instruction. "in-it-block": "{cond}", "operand-filter": "cond != 'al' and int(immediate) == 0" } ] } ] }