/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/ |
D | HexagonBitTracker.cpp | 92 const TargetRegisterClass &RC = *MRI.getRegClass(Reg); in mask() local 125 if (const TargetRegisterClass *RC = TRI.getMinimalPhysRegClass(Reg)) in getPhysRegBitWidth() local 133 const TargetRegisterClass &RC, unsigned Idx) const { in composeWithSubRegIndex() argument 283 auto hi = [this] (const BT::RegisterCell &RC, uint16_t RW) in evaluate() 290 auto half = [this] (const BT::RegisterCell &RC, unsigned N) in evaluate() 291 -> BT::RegisterCell { in evaluate() 300 RegisterCell RC = eXTR(Rt, I*BW, I*BW+BW).cat(eXTR(Rs, I*BW, I*BW+BW)); in evaluate() local 335 RegisterCell RC = RegisterCell::self(Reg[0].Reg, W0); in evaluate() local 351 RegisterCell RC = RegisterCell(RW).insert(PC, BT::BitMask(0, PW-1)); in evaluate() local 358 RegisterCell RC = RegisterCell::self(Reg[0].Reg, RW); in evaluate() local [all …]
|
/external/llvm/lib/Target/Hexagon/ |
D | HexagonBitTracker.cpp | 82 const TargetRegisterClass *RC = MRI.getRegClass(Reg); in mask() local 211 auto hi = [this] (const BT::RegisterCell &RC, uint16_t RW) in evaluate() 218 auto half = [this] (const BT::RegisterCell &RC, unsigned N) in evaluate() 219 -> BT::RegisterCell { in evaluate() 228 RegisterCell RC = eXTR(Rt, I*BW, I*BW+BW).cat(eXTR(Rs, I*BW, I*BW+BW)); in evaluate() local 263 RegisterCell RC = RegisterCell::self(Reg[0].Reg, W0); in evaluate() local 279 RegisterCell RC = RegisterCell(RW).insert(PC, BT::BitMask(0, PW-1)); in evaluate() local 284 RegisterCell RC = RegisterCell::self(Reg[0].Reg, W0); in evaluate() local 300 RegisterCell RC = eADD(eSXT(CW, W1), rc(2)); in evaluate() local 309 RegisterCell RC = eADD(eIMM(im(1), W0), eASL(rc(2), im(3))); in evaluate() local [all …]
|
/external/swiftshader/third_party/llvm-10.0/llvm/include/llvm/CodeGen/ |
D | RegisterClassInfo.h | 73 const RCInfo &get(const TargetRegisterClass *RC) const { in get() 89 unsigned getNumAllocatableRegs(const TargetRegisterClass *RC) const { in getNumAllocatableRegs() 96 ArrayRef<MCPhysReg> getOrder(const TargetRegisterClass *RC) const { in getOrder() 106 bool isProperSubClass(const TargetRegisterClass *RC) const { in isProperSubClass() 122 unsigned getMinCost(const TargetRegisterClass *RC) { in getMinCost() 130 unsigned getLastCostChange(const TargetRegisterClass *RC) { in getLastCostChange()
|
D | TargetRegisterInfo.h | 118 bool hasSubClass(const TargetRegisterClass *RC) const { in hasSubClass() 123 bool hasSubClassEq(const TargetRegisterClass *RC) const { in hasSubClassEq() 130 bool hasSuperClass(const TargetRegisterClass *RC) const { in hasSuperClass() 135 bool hasSuperClassEq(const TargetRegisterClass *RC) const { in hasSuperClassEq() 271 unsigned getRegSizeInBits(const TargetRegisterClass &RC) const { in getRegSizeInBits() 277 unsigned getSpillSize(const TargetRegisterClass &RC) const { in getSpillSize() 283 unsigned getSpillAlignment(const TargetRegisterClass &RC) const { in getSpillAlignment() 288 bool isTypeLegalForClass(const TargetRegisterClass &RC, MVT T) const { in isTypeLegalForClass() 297 vt_iterator legalclasstypes_begin(const TargetRegisterClass &RC) const { in legalclasstypes_begin() 301 vt_iterator legalclasstypes_end(const TargetRegisterClass &RC) const { in legalclasstypes_end() [all …]
|
/external/llvm/include/llvm/CodeGen/ |
D | RegisterClassInfo.h | 70 const RCInfo &get(const TargetRegisterClass *RC) const { in get() 86 unsigned getNumAllocatableRegs(const TargetRegisterClass *RC) const { in getNumAllocatableRegs() 93 ArrayRef<MCPhysReg> getOrder(const TargetRegisterClass *RC) const { in getOrder() 103 bool isProperSubClass(const TargetRegisterClass *RC) const { in isProperSubClass() 119 unsigned getMinCost(const TargetRegisterClass *RC) { in getMinCost() 127 unsigned getLastCostChange(const TargetRegisterClass *RC) { in getLastCostChange()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/WebAssembly/ |
D | WebAssemblyExplicitLocals.cpp | 83 static unsigned getDropOpcode(const TargetRegisterClass *RC) { in getDropOpcode() 100 static unsigned getLocalGetOpcode(const TargetRegisterClass *RC) { in getLocalGetOpcode() 117 static unsigned getLocalSetOpcode(const TargetRegisterClass *RC) { in getLocalSetOpcode() 134 static unsigned getLocalTeeOpcode(const TargetRegisterClass *RC) { in getLocalTeeOpcode() 151 static MVT typeForRegClass(const TargetRegisterClass *RC) { in typeForRegClass() 243 const TargetRegisterClass *RC = MRI.getRegClass(OldReg); in runOnMachineFunction() local 278 const TargetRegisterClass *RC = MRI.getRegClass(OldReg); in runOnMachineFunction() local 353 const TargetRegisterClass *RC = MRI.getRegClass(OldReg); in runOnMachineFunction() local
|
/external/llvm/lib/Target/Mips/ |
D | MipsMachineFunction.cpp | 41 const TargetRegisterClass *RC = in getGlobalBaseReg() local 58 const TargetRegisterClass *RC = in createEhDataRegsFI() local 73 const TargetRegisterClass *RC = &Mips::GPR32RegClass; in createISRRegFI() local 96 int MipsFunctionInfo::getMoveF64ViaSpillFI(const TargetRegisterClass *RC) { in getMoveF64ViaSpillFI()
|
D | MipsSEFrameLowering.cpp | 154 const TargetRegisterClass *RC = RegInfo.intRegClass(4); in expandLoadCCond() local 169 const TargetRegisterClass *RC = RegInfo.intRegClass(4); in expandStoreCCond() local 187 const TargetRegisterClass *RC = RegInfo.intRegClass(RegSize); in expandLoadACC() local 212 const TargetRegisterClass *RC = RegInfo.intRegClass(RegSize); in expandStoreACC() local 244 const TargetRegisterClass *RC = RegInfo.intRegClass(VRegSize); in expandCopyACC() local 293 const TargetRegisterClass *RC = &Mips::GPR32RegClass; in expandBuildPairF64() local 356 const TargetRegisterClass *RC = in expandExtractElementF64() local 395 const TargetRegisterClass *RC = ABI.ArePtrs64bit() ? in emitPrologue() local 695 const TargetRegisterClass *RC = in emitEpilogue() local 812 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg); in spillCalleeSavedRegisters() local [all …]
|
/external/llvm/include/llvm/IR/ |
D | IRBuilder.h | 781 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 795 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 803 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 817 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 825 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 839 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 847 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 859 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 871 if (Constant *RC = dyn_cast<Constant>(RHS)) variable 878 if (Constant *RC = dyn_cast<Constant>(RHS)) variable [all …]
|
/external/llvm/lib/Target/XCore/ |
D | XCoreMachineFunctionInfo.cpp | 38 const TargetRegisterClass *RC = &XCore::GRRegsRegClass; in createLRSpillSlot() local 54 const TargetRegisterClass *RC = &XCore::GRRegsRegClass; in createFPSpillSlot() local 65 const TargetRegisterClass *RC = &XCore::GRRegsRegClass; in createEHSpillSlot() local
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
D | SIRegisterInfo.h | 129 bool isSGPRClass(const TargetRegisterClass *RC) const { in isSGPRClass() 139 const TargetRegisterClass *RC; in isSGPRReg() local 148 bool isAGPRClass(const TargetRegisterClass *RC) const { in isAGPRClass() 159 bool hasVectorRegisters(const TargetRegisterClass *RC) const { in hasVectorRegisters() 216 isDivergentRegClass(const TargetRegisterClass *RC) const override { in isDivergentRegClass()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/XCore/ |
D | XCoreMachineFunctionInfo.cpp | 38 const TargetRegisterClass &RC = XCore::GRRegsRegClass; in createLRSpillSlot() local 56 const TargetRegisterClass &RC = XCore::GRRegsRegClass; in createFPSpillSlot() local 69 const TargetRegisterClass &RC = XCore::GRRegsRegClass; in createEHSpillSlot() local
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/ |
D | MipsMachineFunction.cpp | 72 const TargetRegisterClass *RC; in initGlobalBaseReg() local 153 const TargetRegisterClass &RC = in createEhDataRegsFI() local 168 const TargetRegisterClass &RC = Mips::GPR32RegClass; in createISRRegFI() local 192 int MipsFunctionInfo::getMoveF64ViaSpillFI(const TargetRegisterClass *RC) { in getMoveF64ViaSpillFI()
|
D | MipsSEFrameLowering.cpp | 173 const TargetRegisterClass *RC = RegInfo.intRegClass(4); in expandLoadCCond() local 188 const TargetRegisterClass *RC = RegInfo.intRegClass(4); in expandStoreCCond() local 206 const TargetRegisterClass *RC = RegInfo.intRegClass(RegSize); in expandLoadACC() local 231 const TargetRegisterClass *RC = RegInfo.intRegClass(RegSize); in expandStoreACC() local 264 const TargetRegisterClass *RC = RegInfo.intRegClass(VRegSize); in expandCopyACC() local 317 const TargetRegisterClass *RC = &Mips::GPR32RegClass; in expandBuildPairF64() local 383 const TargetRegisterClass *RC = in expandExtractElementF64() local 421 const TargetRegisterClass *RC = ABI.ArePtrs64bit() ? in emitPrologue() local 719 const TargetRegisterClass *RC = in emitEpilogue() local 834 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg); in spillCalleeSavedRegisters() local [all …]
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/PowerPC/ |
D | PPCFastISel.cpp | 455 const TargetRegisterClass *RC, in PPCEmitLoad() 612 const TargetRegisterClass *RC = in SelectLoad() local 629 const TargetRegisterClass *RC = MRI.getRegClass(SrcReg); in PPCEmitStore() local 990 auto RC = MRI.getRegClass(SrcReg); in SelectFPTrunc() local 1053 const TargetRegisterClass *RC = &PPC::F8RCRegClass; in PPCMoveToFPReg() local 1132 const TargetRegisterClass *RC = &PPC::F8RCRegClass; in SelectIToFP() local 1176 const TargetRegisterClass *RC = in PPCMoveToIntReg() local 1227 auto RC = MRI.getRegClass(SrcReg); in SelectFPToI() local 1281 const TargetRegisterClass *RC = in SelectBinaryIntOp() local 1443 const TargetRegisterClass *RC = in processCallArgs() local [all …]
|
/external/llvm/lib/Target/PowerPC/ |
D | PPCFastISel.cpp | 463 const TargetRegisterClass *RC, in PPCEmitLoad() 609 const TargetRegisterClass *RC = in SelectLoad() local 625 const TargetRegisterClass *RC = MRI.getRegClass(SrcReg); in PPCEmitStore() local 988 const TargetRegisterClass *RC = &PPC::F8RCRegClass; in PPCMoveToFPReg() local 1051 const TargetRegisterClass *RC = &PPC::F8RCRegClass; in SelectIToFP() local 1095 const TargetRegisterClass *RC = in PPCMoveToIntReg() local 1184 const TargetRegisterClass *RC = in SelectBinaryIntOp() local 1346 const TargetRegisterClass *RC = in processCallArgs() local 1358 const TargetRegisterClass *RC = in processCallArgs() local 1675 const TargetRegisterClass *RC = in SelectRet() local [all …]
|
/external/kotlinx.coroutines/ |
D | CHANGES_UP_TO_1.7.md | 266 ### kotlinx-coroutines-test rework 273 ### Dispatchers 280 ### Breaking changes 288 ### Bug fixes and improvements 386 ### Channels API 393 ### Reactive integrations 404 ### Other improvements 721 ### Flow 728 ### General changes
|
/external/llvm/include/llvm/Target/ |
D | TargetRegisterInfo.h | 144 bool hasSubClass(const TargetRegisterClass *RC) const { in hasSubClass() 149 bool hasSubClassEq(const TargetRegisterClass *RC) const { in hasSubClassEq() 156 bool hasSuperClass(const TargetRegisterClass *RC) const { in hasSuperClass() 161 bool hasSuperClassEq(const TargetRegisterClass *RC) const { in hasSuperClassEq() 500 const TargetRegisterClass *RC) const { in getMatchingSuperReg() 535 getSubClassWithSubReg(const TargetRegisterClass *RC, unsigned Idx) const { in getSubClassWithSubReg() 682 getCrossCopyRegClass(const TargetRegisterClass *RC) const { in getCrossCopyRegClass() 691 getLargestLegalSuperClass(const TargetRegisterClass *RC, in getLargestLegalSuperClass() 704 virtual unsigned getRegPressureLimit(const TargetRegisterClass *RC, in getRegPressureLimit() 888 const TargetRegisterClass *RC, in saveScavengerRegister()
|
/external/llvm/utils/TableGen/ |
D | RegisterInfoEmitter.cpp | 133 for (const auto &RC : RegisterClasses) in runEnums() local 199 for (const auto &RC : RegBank.getRegClasses()) { in EmitRegUnitPressure() local 989 for (const auto &RC : RegisterClasses) { in runMCDesc() local 1029 for (const auto &RC : RegisterClasses) { in runMCDesc() local 1144 for (const auto &RC : RegisterClasses) { in runTargetHeader() local 1181 for (const auto &RC : RegisterClasses) { in runTargetDesc() local 1190 for (const auto &RC : RegisterClasses) in runTargetDesc() local 1244 for (const auto &RC : RegisterClasses) { in runTargetDesc() local 1271 for (const auto &RC : RegisterClasses) { in runTargetDesc() local 1286 for (const auto &RC : RegisterClasses) { in runTargetDesc() local [all …]
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/ |
D | LiveStacks.cpp | 57 LiveStacks::getOrCreateInterval(int Slot, const TargetRegisterClass *RC) { in getOrCreateInterval() 82 const TargetRegisterClass *RC = getIntervalRegClass(Slot); in print() local
|
D | SwiftErrorValueTracking.cpp | 36 const TargetRegisterClass *RC = TLI->getRegClassFor(TLI->getPointerTy(DL)); in getOrCreateVReg() local 58 const TargetRegisterClass *RC = TLI->getRegClassFor(TLI->getPointerTy(DL)); in getOrCreateVRegDefAt() local 126 auto const *RC = TLI->getRegClassFor(TLI->getPointerTy(DL)); in createEntriesInEntryBlock() local 241 auto const *RC = TLI->getRegClassFor(TLI->getPointerTy(DL)); in propagateVRegs() local
|
/external/llvm/lib/CodeGen/ |
D | LiveStackAnalysis.cpp | 58 LiveStacks::getOrCreateInterval(int Slot, const TargetRegisterClass *RC) { in getOrCreateInterval() 82 const TargetRegisterClass *RC = getIntervalRegClass(Slot); in print() local
|
/external/llvm/lib/Target/NVPTX/ |
D | NVPTXRegisterInfo.cpp | 29 std::string getNVPTXRegClassName(TargetRegisterClass const *RC) { in getNVPTXRegClassName() 51 std::string getNVPTXRegClassStr(TargetRegisterClass const *RC) { in getNVPTXRegClassStr()
|
/external/llvm/lib/CodeGen/GlobalISel/ |
D | RegisterBank.cpp | 29 const TargetRegisterClass &RC = *TRI.getRegClass(RCId); in verify() local 97 const TargetRegisterClass &RC = *TRI->getRegClass(RCId); in print() local
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/NVPTX/ |
D | NVPTXRegisterInfo.cpp | 28 std::string getNVPTXRegClassName(TargetRegisterClass const *RC) { in getNVPTXRegClassName() 72 std::string getNVPTXRegClassStr(TargetRegisterClass const *RC) { in getNVPTXRegClassStr()
|