| /external/llvm/lib/Target/Mips/MCTargetDesc/ | 
| D | MipsNaClELFStreamer.cpp | 93   void emitMask(unsigned AddrReg, unsigned MaskReg,  in emitMask()106     unsigned AddrReg = MI.getOperand(0).getReg();  in sandboxIndirectJump()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/MCTargetDesc/ | 
| D | MipsNaClELFStreamer.cpp | 101   void emitMask(unsigned AddrReg, unsigned MaskReg,  in emitMask()114     unsigned AddrReg = MI.getOperand(0).getReg();  in sandboxIndirectJump()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/RISCV/ | 
| D | RISCVExpandPseudoInsts.cpp | 240   Register AddrReg = MI.getOperand(2).getReg();  in doAtomicBinOpExpansion()  local302   Register AddrReg = MI.getOperand(2).getReg();  in doMaskedAtomicBinOpExpansion()  local
 442   Register AddrReg = MI.getOperand(3).getReg();  in expandAtomicMinMaxOp()  local
 554   Register AddrReg = MI.getOperand(2).getReg();  in expandAtomicCmpXchg()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARC/ | 
| D | ARCExpandPseudos.cpp | 62   unsigned AddrReg = MF.getRegInfo().createVirtualRegister(&ARC::GPR32RegClass);  in ExpandStore()  local
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ | 
| D | AArch64ExpandPseudoInsts.cpp | 186   Register AddrReg = MI.getOperand(2).getReg();  in expandCMP_SWAP()  local266   Register AddrReg = MI.getOperand(3).getReg();  in expandCMP_SWAP_128()  local
 
 | 
| D | AArch64CallLowering.cpp | 65     Register AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 64));  in getStackAddress()  local162     Register AddrReg = MRI.createGenericVirtualRegister(p0);  in getStackAddress()  local
 
 | 
| D | AArch64SIMDInstrOpt.cpp | 504   unsigned SeqReg, AddrReg;  in optimizeLdStInterleave()  local
 | 
| D | AArch64FastISel.cpp | 2090                                        unsigned AddrReg,  in emitStoreRelease()2230       unsigned AddrReg = getRegForValue(PtrV);  in selectStore()  local
 2552   unsigned AddrReg = getRegForValue(BI->getOperand(0));  in selectIndirectBr()  local
 5123   const unsigned AddrReg = constrainOperandRegClass(  in selectAtomicCmpXchg()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/ | 
| D | X86CallLowering.cpp | 117     Register AddrReg = MRI.createGenericVirtualRegister(p0);  in getStackAddress()  local243     Register AddrReg = MRI.createGenericVirtualRegister(  in getStackAddress()  local
 
 | 
| D | X86SpeculativeLoadHardening.cpp | 1156       Register AddrReg = MRI->createVirtualRegister(&X86::GR64RegClass);  in tracePredStateThroughIndirectBranches()  local
 | 
| D | X86InstructionSelector.cpp | 1453     Register AddrReg = MRI.createVirtualRegister(&X86::GR64RegClass);  in materializeFP()  local
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/ | 
| D | ARMCallLowering.cpp | 108     Register AddrReg = MRI.createGenericVirtualRegister(p0);  in getStackAddress()  local302     Register AddrReg =  in getStackAddress()  local
 
 | 
| D | ARMExpandPseudoInsts.cpp | 940   Register AddrReg = MI.getOperand(2).getReg();  in ExpandCMP_SWAP()  local1059   Register AddrReg = MI.getOperand(2).getReg();  in ExpandCMP_SWAP_64()  local
 
 | 
| D | ARMFastISel.cpp | 1334   unsigned AddrReg = getRegForValue(I->getOperand(0));  in SelectIndirectBr()  local
 | 
| /external/llvm/lib/Target/AMDGPU/ | 
| D | SILoadStoreOptimizer.cpp | 200   const MachineOperand *AddrReg = TII->getNamedOperand(*I, AMDGPU::OpName::addr);  in mergeRead2Pair()  local
 | 
| D | SIInstrInfo.cpp | 215       const MachineOperand *AddrReg =  in getMemOpBaseRegImmOfs()  local250       const MachineOperand *AddrReg =  in getMemOpBaseRegImmOfs()  local
 264     const MachineOperand *AddrReg =  in getMemOpBaseRegImmOfs()  local
 290     const MachineOperand *AddrReg = getNamedOperand(LdSt, AMDGPU::OpName::addr);  in getMemOpBaseRegImmOfs()  local
 
 | 
| D | R600InstrInfo.cpp | 1145   unsigned AddrReg;  in buildIndirectWrite()  local1177   unsigned AddrReg;  in buildIndirectRead()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Mips/ | 
| D | MipsCallLowering.cpp | 195   Register AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 32));  in getStackAddress()  local301   Register AddrReg = MRI.createGenericVirtualRegister(p0);  in getStackAddress()  local
 
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ | 
| D | SILoadStoreOptimizer.cpp | 131     const MachineOperand *AddrReg[5];  member958   const auto *AddrReg = TII->getNamedOperand(*CI.I, AMDGPU::OpName::addr);  in mergeRead2Pair()  local
 1057   const MachineOperand *AddrReg =  in mergeWrite2Pair()  local
 
 | 
| D | R600InstrInfo.cpp | 1125   unsigned AddrReg;  in buildIndirectWrite()  local1157   unsigned AddrReg;  in buildIndirectRead()  local
 
 | 
| D | AMDGPUCallLowering.cpp | 87     Register AddrReg = MRI.createGenericVirtualRegister(  in getStackAddress()  local
 | 
| /external/llvm/lib/Target/AArch64/InstPrinter/ | 
| D | AArch64InstPrinter.cpp | 705     unsigned AddrReg = MI->getOperand(OpNum++).getReg();  in printInst()  local
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/MCTargetDesc/ | 
| D | AArch64InstPrinter.cpp | 740     unsigned AddrReg = MI->getOperand(OpNum++).getReg();  in printInst()  local
 | 
| /external/llvm/lib/Target/PowerPC/ | 
| D | PPCFastISel.cpp | 1767   unsigned AddrReg = getRegForValue(I->getOperand(0));  in SelectIndirectBr()  local
 | 
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/PowerPC/ | 
| D | PPCFastISel.cpp | 1857   unsigned AddrReg = getRegForValue(I->getOperand(0));  in SelectIndirectBr()  local
 |