Searched defs:Asr (Results 1 – 4 of 4) sorted by relevance
/art/compiler/optimizing/ |
D | code_generator_vector_arm64_sve.cc | 811 __ Asr(dst.VnB(), p_reg, lhs.VnB(), value); in VisitVecShr() local 815 __ Asr(dst.VnH(), p_reg, lhs.VnH(), value); in VisitVecShr() local 818 __ Asr(dst.VnS(), p_reg, lhs.VnS(), value); in VisitVecShr() local 821 __ Asr(dst.VnD(), p_reg, lhs.VnD(), value); in VisitVecShr() local
|
D | code_generator_arm_vixl.cc | 4094 __ Asr(HighRegisterFrom(out), LowRegisterFrom(out), 31); in VisitTypeConversion() local 4433 __ Asr(out, in, ctz_imm); in DivRemByPowerOfTwo() local 4484 __ Asr(out, dividend, 31); in DivRemByPowerOfTwo() local 4569 __ Asr(temp1, temp1, shift); in GenerateDivRemWithAnyConstant() local 5120 __ Asr(mask, in_reg, 31); in VisitAbs() local 5134 __ Asr(mask, in_reg_hi, 31); in VisitAbs() local 5398 __ Asr(out_reg, first_reg, out_reg); in HandleShift() local 5410 __ Asr(out_reg, first_reg, shift_value); in HandleShift() local 5466 __ Asr(o_h, high, o_h); in HandleShift() local 5495 __ Asr(o_l, high, shift_value - 32); in HandleShift() local [all …]
|
D | code_generator_arm64.cc | 2409 __ Asr(dst, lhs, shift_value); in HandleShift() local 2419 __ Asr(dst, lhs, rhs_reg); in HandleShift() local 3309 __ Asr(out, final_dividend, ctz_imm); in FOR_EACH_CONDITION_INSTRUCTION() local 3451 __ Asr(temp, temp, shift); in GenerateInt64DivRemWithAnyConstant() local 3515 __ Asr(temp.X(), temp.X(), 32 + shift); in GenerateInt32DivRemWithAnyConstant() local
|
D | intrinsics_arm_vixl.cc | 795 __ Asr(temp3, temp3, 7u); // uncompressed ? 0xffff0000u : 0xff0000u. in GenerateStringCompareToLoop() local
|