| /external/llvm/lib/Target/AMDGPU/ |
| D | SIFixSGPRCopies.cpp | 143 const TargetRegisterClass *DstRC = in getCopyRegClasses() local 152 const TargetRegisterClass *DstRC, in isVGPRToSGPRCopy() 158 const TargetRegisterClass *DstRC, in isSGPRToVGPRCopy() 193 const TargetRegisterClass *SrcRC, *DstRC; in foldVGPRCopyIntoRegSequence() local 264 const TargetRegisterClass *SrcRC, *DstRC; in runOnMachineFunction() local 356 const TargetRegisterClass *DstRC, *Src0RC, *Src1RC; in runOnMachineFunction() local
|
| D | SILowerI1Copies.cpp | 102 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst.getReg()); in runOnMachineFunction() local
|
| D | SIInstrInfo.cpp | 336 const TargetRegisterClass *DstRC = MRI.getRegClass(FirstDst->getReg()); in shouldClusterMemOps() local 2280 const TargetRegisterClass *DstRC = getOpRegClass(MI, 0); in legalizeOperands() local 2313 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst); in legalizeOperands() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/ |
| D | SIFixSGPRCopies.cpp | 181 const TargetRegisterClass *DstRC = Register::isVirtualRegister(DstReg) in getCopyRegClasses() local 189 const TargetRegisterClass *DstRC, in isVGPRToSGPRCopy() 196 const TargetRegisterClass *DstRC, in isSGPRToVGPRCopy() 261 const TargetRegisterClass *SrcRC, *DstRC; in foldVGPRCopyIntoRegSequence() local 614 const TargetRegisterClass *SrcRC, *DstRC; in runOnMachineFunction() local 676 const TargetRegisterClass *DstRC, *Src0RC, *Src1RC; in runOnMachineFunction() local
|
| D | AMDGPUInstructionSelector.cpp | 498 const TargetRegisterClass *DstRC = in selectG_MERGE_VALUES() local 556 const TargetRegisterClass *DstRC = in selectG_UNMERGE_VALUES() local 605 const TargetRegisterClass *DstRC = in selectG_INSERT() local 1272 const TargetRegisterClass *DstRC in selectG_TRUNC() local 1483 const TargetRegisterClass *DstRC = in selectG_CONSTANT() local 1653 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(Ty, *DstRB, in selectG_PTR_MASK() local 1715 const TargetRegisterClass *DstRC = TRI.getRegClassForTypeOnBank(DstTy, *DstRB, in selectG_EXTRACT_VECTOR_ELT() local
|
| D | SIInstrInfo.cpp | 487 const TargetRegisterClass *DstRC = Register::isVirtualRegister(Reg) in shouldClusterMemOps() local 2177 const TargetRegisterClass *DstRC = MRI.getRegClass(DstReg); in insertSelect() local 3424 const TargetRegisterClass *DstRC = getOpRegClass(MI, DstIdx); in verifyInstruction() local 4283 const TargetRegisterClass *DstRC, in legalizeGenericOperand() 4606 const TargetRegisterClass *DstRC = getOpRegClass(MI, 0); in legalizeOperands() local 4634 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst); in legalizeOperands() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/ |
| D | X86InstructionSelector.cpp | 249 const TargetRegisterClass *DstRC = getRegClassFromGRPhysReg(DstReg); in selectCopy() local 277 const TargetRegisterClass *DstRC = in selectCopy() local 683 static bool canTurnIntoCOPY(const TargetRegisterClass *DstRC, in canTurnIntoCOPY() 692 const TargetRegisterClass *DstRC, const unsigned SrcReg, in selectTurnIntoCOPY() 727 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstRB); in selectTruncOrPtrToInt() local 809 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstRB); in selectZext() local 902 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstRB); in selectAnyext() local 1216 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstReg, MRI); in emitExtractSubreg() local 1256 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstReg, MRI); in emitInsertSubreg() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/ |
| D | DetectDeadLanes.cpp | 154 const TargetRegisterClass *DstRC, in isCrossCopy() 438 const TargetRegisterClass *DstRC = MRI->getRegClass(DefReg); in determineInitialUsedLanes() local 487 const TargetRegisterClass *DstRC = MRI->getRegClass(DefReg); in isUndefInput() local
|
| D | RegisterCoalescer.cpp | 466 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst); in setRegisters() local 1325 const TargetRegisterClass *DstRC = MRI->getRegClass(DstReg); in reMaterializeTrivialDef() local 1798 auto DstRC = MRI->getRegClass(CP.getDstReg()); in joinCopy() local
|
| /external/llvm/lib/CodeGen/ |
| D | DetectDeadLanes.cpp | 157 const TargetRegisterClass *DstRC, in isCrossCopy() 441 const TargetRegisterClass *DstRC = MRI->getRegClass(DefReg); in determineInitialUsedLanes() local 490 const TargetRegisterClass *DstRC = MRI->getRegClass(DefReg); in isUndefInput() local
|
| D | RegisterCoalescer.cpp | 353 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst); in setRegisters() local 971 const TargetRegisterClass *DstRC = MRI->getRegClass(DstReg); in reMaterializeTrivialDef() local 1354 auto DstRC = MRI->getRegClass(CP.getDstReg()); in joinCopy() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/PowerPC/ |
| D | PPCVSXCopy.cpp | 120 const TargetRegisterClass *DstRC = &PPC::VSLRCRegClass; in processBlock() local
|
| D | PPCVSXSwapRemoval.cpp | 898 const TargetRegisterClass *DstRC = MRI->getRegClass(DstReg); in handleSpecialSwappables() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/GlobalISel/ |
| D | InstructionSelect.cpp | 175 auto DstRC = MRI.getRegClass(DstReg); in runOnMachineFunction() local
|
| /external/llvm/lib/Target/PowerPC/ |
| D | PPCVSXCopy.cpp | 131 const TargetRegisterClass *DstRC = in processBlock() local
|
| D | PPCVSXSwapRemoval.cpp | 886 const TargetRegisterClass *DstRC = MRI->getRegClass(DstReg); in handleSpecialSwappables() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AVR/ |
| D | AVRRegisterInfo.cpp | 279 const TargetRegisterClass *DstRC, in shouldCoalesce()
|
| /external/llvm/lib/CodeGen/SelectionDAG/ |
| D | InstrEmitter.cpp | 157 const TargetRegisterClass *SrcRC = nullptr, *DstRC = nullptr; in EmitCopyFromReg() local 333 const TargetRegisterClass *DstRC = nullptr; in AddRegisterOperand() local 594 const TargetRegisterClass *DstRC = in EmitCopyToRegClassNode() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AArch64/ |
| D | AArch64InstructionSelector.cpp | 681 const TargetRegisterClass *DstRC; in selectCopy() local 2055 const TargetRegisterClass *DstRC = in select() local 2380 const TargetRegisterClass *DstRC = in select() local 2779 unsigned EltSize, const TargetRegisterClass *DstRC, Register Scalar, in emitScalarToVector() 2845 auto *DstRC = &AArch64::GPR64RegClass; in selectMergeValues() local 2912 const TargetRegisterClass *DstRC = in emitExtractVectorElt() local 3398 const TargetRegisterClass *DstRC = in emitVectorConcat() local 3869 const TargetRegisterClass *DstRC = &AArch64::FPR128RegClass; in emitLaneInsert() local 3984 const TargetRegisterClass *DstRC = &AArch64::FPR128RegClass; in selectBuildVector() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/ |
| D | HexagonRegisterInfo.cpp | 242 const TargetRegisterClass *DstRC, unsigned DstSubReg, in shouldCoalesce()
|
| /external/llvm/utils/TableGen/ |
| D | FastISelEmitter.cpp | 193 const CodeGenRegisterClass *DstRC = nullptr; in initialize() local 479 const CodeGenRegisterClass *DstRC = nullptr; in collectPatterns() local
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/SystemZ/ |
| D | SystemZRegisterInfo.cpp | 343 const TargetRegisterClass *DstRC, in shouldCoalesce()
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/SelectionDAG/ |
| D | InstrEmitter.cpp | 156 const TargetRegisterClass *SrcRC = nullptr, *DstRC = nullptr; in EmitCopyFromReg() local 614 const TargetRegisterClass *DstRC = in EmitCopyToRegClassNode() local
|
| /external/llvm/lib/Target/ARM/ |
| D | ARMBaseRegisterInfo.cpp | 786 const TargetRegisterClass *DstRC, in shouldCoalesce()
|
| /external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/ |
| D | ARMBaseRegisterInfo.cpp | 839 const TargetRegisterClass *DstRC, in shouldCoalesce()
|