1 /**************************************************************************** 2 **************************************************************************** 3 *** 4 *** This header was automatically generated from a Linux kernel header 5 *** of the same name, to make information necessary for userspace to 6 *** call into the kernel available to libc. It contains only constants, 7 *** structures, and macros generated from the original header, and thus, 8 *** contains no copyrightable information. 9 *** 10 *** To edit the content of this header, modify the corresponding 11 *** source file (e.g. under external/kernel-headers/original/) then 12 *** run bionic/libc/kernel/tools/update_all.py 13 *** 14 *** Any manual change here will be lost the next time this script will 15 *** be run. You've been warned! 16 *** 17 **************************************************************************** 18 ****************************************************************************/ 19 #ifndef DRM_FOURCC_H 20 #define DRM_FOURCC_H 21 #include "drm.h" 22 #ifdef __cplusplus 23 extern "C" { 24 #endif 25 #define fourcc_code(a,b,c,d) ((__u32) (a) | ((__u32) (b) << 8) | ((__u32) (c) << 16) | ((__u32) (d) << 24)) 26 #define DRM_FORMAT_BIG_ENDIAN (1U << 31) 27 #define DRM_FORMAT_INVALID 0 28 #define DRM_FORMAT_C1 fourcc_code('C', '1', ' ', ' ') 29 #define DRM_FORMAT_C2 fourcc_code('C', '2', ' ', ' ') 30 #define DRM_FORMAT_C4 fourcc_code('C', '4', ' ', ' ') 31 #define DRM_FORMAT_C8 fourcc_code('C', '8', ' ', ' ') 32 #define DRM_FORMAT_D1 fourcc_code('D', '1', ' ', ' ') 33 #define DRM_FORMAT_D2 fourcc_code('D', '2', ' ', ' ') 34 #define DRM_FORMAT_D4 fourcc_code('D', '4', ' ', ' ') 35 #define DRM_FORMAT_D8 fourcc_code('D', '8', ' ', ' ') 36 #define DRM_FORMAT_R1 fourcc_code('R', '1', ' ', ' ') 37 #define DRM_FORMAT_R2 fourcc_code('R', '2', ' ', ' ') 38 #define DRM_FORMAT_R4 fourcc_code('R', '4', ' ', ' ') 39 #define DRM_FORMAT_R8 fourcc_code('R', '8', ' ', ' ') 40 #define DRM_FORMAT_R10 fourcc_code('R', '1', '0', ' ') 41 #define DRM_FORMAT_R12 fourcc_code('R', '1', '2', ' ') 42 #define DRM_FORMAT_R16 fourcc_code('R', '1', '6', ' ') 43 #define DRM_FORMAT_RG88 fourcc_code('R', 'G', '8', '8') 44 #define DRM_FORMAT_GR88 fourcc_code('G', 'R', '8', '8') 45 #define DRM_FORMAT_RG1616 fourcc_code('R', 'G', '3', '2') 46 #define DRM_FORMAT_GR1616 fourcc_code('G', 'R', '3', '2') 47 #define DRM_FORMAT_RGB332 fourcc_code('R', 'G', 'B', '8') 48 #define DRM_FORMAT_BGR233 fourcc_code('B', 'G', 'R', '8') 49 #define DRM_FORMAT_XRGB4444 fourcc_code('X', 'R', '1', '2') 50 #define DRM_FORMAT_XBGR4444 fourcc_code('X', 'B', '1', '2') 51 #define DRM_FORMAT_RGBX4444 fourcc_code('R', 'X', '1', '2') 52 #define DRM_FORMAT_BGRX4444 fourcc_code('B', 'X', '1', '2') 53 #define DRM_FORMAT_ARGB4444 fourcc_code('A', 'R', '1', '2') 54 #define DRM_FORMAT_ABGR4444 fourcc_code('A', 'B', '1', '2') 55 #define DRM_FORMAT_RGBA4444 fourcc_code('R', 'A', '1', '2') 56 #define DRM_FORMAT_BGRA4444 fourcc_code('B', 'A', '1', '2') 57 #define DRM_FORMAT_XRGB1555 fourcc_code('X', 'R', '1', '5') 58 #define DRM_FORMAT_XBGR1555 fourcc_code('X', 'B', '1', '5') 59 #define DRM_FORMAT_RGBX5551 fourcc_code('R', 'X', '1', '5') 60 #define DRM_FORMAT_BGRX5551 fourcc_code('B', 'X', '1', '5') 61 #define DRM_FORMAT_ARGB1555 fourcc_code('A', 'R', '1', '5') 62 #define DRM_FORMAT_ABGR1555 fourcc_code('A', 'B', '1', '5') 63 #define DRM_FORMAT_RGBA5551 fourcc_code('R', 'A', '1', '5') 64 #define DRM_FORMAT_BGRA5551 fourcc_code('B', 'A', '1', '5') 65 #define DRM_FORMAT_RGB565 fourcc_code('R', 'G', '1', '6') 66 #define DRM_FORMAT_BGR565 fourcc_code('B', 'G', '1', '6') 67 #define DRM_FORMAT_RGB888 fourcc_code('R', 'G', '2', '4') 68 #define DRM_FORMAT_BGR888 fourcc_code('B', 'G', '2', '4') 69 #define DRM_FORMAT_XRGB8888 fourcc_code('X', 'R', '2', '4') 70 #define DRM_FORMAT_XBGR8888 fourcc_code('X', 'B', '2', '4') 71 #define DRM_FORMAT_RGBX8888 fourcc_code('R', 'X', '2', '4') 72 #define DRM_FORMAT_BGRX8888 fourcc_code('B', 'X', '2', '4') 73 #define DRM_FORMAT_ARGB8888 fourcc_code('A', 'R', '2', '4') 74 #define DRM_FORMAT_ABGR8888 fourcc_code('A', 'B', '2', '4') 75 #define DRM_FORMAT_RGBA8888 fourcc_code('R', 'A', '2', '4') 76 #define DRM_FORMAT_BGRA8888 fourcc_code('B', 'A', '2', '4') 77 #define DRM_FORMAT_XRGB2101010 fourcc_code('X', 'R', '3', '0') 78 #define DRM_FORMAT_XBGR2101010 fourcc_code('X', 'B', '3', '0') 79 #define DRM_FORMAT_RGBX1010102 fourcc_code('R', 'X', '3', '0') 80 #define DRM_FORMAT_BGRX1010102 fourcc_code('B', 'X', '3', '0') 81 #define DRM_FORMAT_ARGB2101010 fourcc_code('A', 'R', '3', '0') 82 #define DRM_FORMAT_ABGR2101010 fourcc_code('A', 'B', '3', '0') 83 #define DRM_FORMAT_RGBA1010102 fourcc_code('R', 'A', '3', '0') 84 #define DRM_FORMAT_BGRA1010102 fourcc_code('B', 'A', '3', '0') 85 #define DRM_FORMAT_XRGB16161616 fourcc_code('X', 'R', '4', '8') 86 #define DRM_FORMAT_XBGR16161616 fourcc_code('X', 'B', '4', '8') 87 #define DRM_FORMAT_ARGB16161616 fourcc_code('A', 'R', '4', '8') 88 #define DRM_FORMAT_ABGR16161616 fourcc_code('A', 'B', '4', '8') 89 #define DRM_FORMAT_XRGB16161616F fourcc_code('X', 'R', '4', 'H') 90 #define DRM_FORMAT_XBGR16161616F fourcc_code('X', 'B', '4', 'H') 91 #define DRM_FORMAT_ARGB16161616F fourcc_code('A', 'R', '4', 'H') 92 #define DRM_FORMAT_ABGR16161616F fourcc_code('A', 'B', '4', 'H') 93 #define DRM_FORMAT_AXBXGXRX106106106106 fourcc_code('A', 'B', '1', '0') 94 #define DRM_FORMAT_YUYV fourcc_code('Y', 'U', 'Y', 'V') 95 #define DRM_FORMAT_YVYU fourcc_code('Y', 'V', 'Y', 'U') 96 #define DRM_FORMAT_UYVY fourcc_code('U', 'Y', 'V', 'Y') 97 #define DRM_FORMAT_VYUY fourcc_code('V', 'Y', 'U', 'Y') 98 #define DRM_FORMAT_AYUV fourcc_code('A', 'Y', 'U', 'V') 99 #define DRM_FORMAT_AVUY8888 fourcc_code('A', 'V', 'U', 'Y') 100 #define DRM_FORMAT_XYUV8888 fourcc_code('X', 'Y', 'U', 'V') 101 #define DRM_FORMAT_XVUY8888 fourcc_code('X', 'V', 'U', 'Y') 102 #define DRM_FORMAT_VUY888 fourcc_code('V', 'U', '2', '4') 103 #define DRM_FORMAT_VUY101010 fourcc_code('V', 'U', '3', '0') 104 #define DRM_FORMAT_Y210 fourcc_code('Y', '2', '1', '0') 105 #define DRM_FORMAT_Y212 fourcc_code('Y', '2', '1', '2') 106 #define DRM_FORMAT_Y216 fourcc_code('Y', '2', '1', '6') 107 #define DRM_FORMAT_Y410 fourcc_code('Y', '4', '1', '0') 108 #define DRM_FORMAT_Y412 fourcc_code('Y', '4', '1', '2') 109 #define DRM_FORMAT_Y416 fourcc_code('Y', '4', '1', '6') 110 #define DRM_FORMAT_XVYU2101010 fourcc_code('X', 'V', '3', '0') 111 #define DRM_FORMAT_XVYU12_16161616 fourcc_code('X', 'V', '3', '6') 112 #define DRM_FORMAT_XVYU16161616 fourcc_code('X', 'V', '4', '8') 113 #define DRM_FORMAT_Y0L0 fourcc_code('Y', '0', 'L', '0') 114 #define DRM_FORMAT_X0L0 fourcc_code('X', '0', 'L', '0') 115 #define DRM_FORMAT_Y0L2 fourcc_code('Y', '0', 'L', '2') 116 #define DRM_FORMAT_X0L2 fourcc_code('X', '0', 'L', '2') 117 #define DRM_FORMAT_YUV420_8BIT fourcc_code('Y', 'U', '0', '8') 118 #define DRM_FORMAT_YUV420_10BIT fourcc_code('Y', 'U', '1', '0') 119 #define DRM_FORMAT_XRGB8888_A8 fourcc_code('X', 'R', 'A', '8') 120 #define DRM_FORMAT_XBGR8888_A8 fourcc_code('X', 'B', 'A', '8') 121 #define DRM_FORMAT_RGBX8888_A8 fourcc_code('R', 'X', 'A', '8') 122 #define DRM_FORMAT_BGRX8888_A8 fourcc_code('B', 'X', 'A', '8') 123 #define DRM_FORMAT_RGB888_A8 fourcc_code('R', '8', 'A', '8') 124 #define DRM_FORMAT_BGR888_A8 fourcc_code('B', '8', 'A', '8') 125 #define DRM_FORMAT_RGB565_A8 fourcc_code('R', '5', 'A', '8') 126 #define DRM_FORMAT_BGR565_A8 fourcc_code('B', '5', 'A', '8') 127 #define DRM_FORMAT_NV12 fourcc_code('N', 'V', '1', '2') 128 #define DRM_FORMAT_NV21 fourcc_code('N', 'V', '2', '1') 129 #define DRM_FORMAT_NV16 fourcc_code('N', 'V', '1', '6') 130 #define DRM_FORMAT_NV61 fourcc_code('N', 'V', '6', '1') 131 #define DRM_FORMAT_NV24 fourcc_code('N', 'V', '2', '4') 132 #define DRM_FORMAT_NV42 fourcc_code('N', 'V', '4', '2') 133 #define DRM_FORMAT_NV15 fourcc_code('N', 'V', '1', '5') 134 #define DRM_FORMAT_P210 fourcc_code('P', '2', '1', '0') 135 #define DRM_FORMAT_P010 fourcc_code('P', '0', '1', '0') 136 #define DRM_FORMAT_P012 fourcc_code('P', '0', '1', '2') 137 #define DRM_FORMAT_P016 fourcc_code('P', '0', '1', '6') 138 #define DRM_FORMAT_P030 fourcc_code('P', '0', '3', '0') 139 #define DRM_FORMAT_Q410 fourcc_code('Q', '4', '1', '0') 140 #define DRM_FORMAT_Q401 fourcc_code('Q', '4', '0', '1') 141 #define DRM_FORMAT_YUV410 fourcc_code('Y', 'U', 'V', '9') 142 #define DRM_FORMAT_YVU410 fourcc_code('Y', 'V', 'U', '9') 143 #define DRM_FORMAT_YUV411 fourcc_code('Y', 'U', '1', '1') 144 #define DRM_FORMAT_YVU411 fourcc_code('Y', 'V', '1', '1') 145 #define DRM_FORMAT_YUV420 fourcc_code('Y', 'U', '1', '2') 146 #define DRM_FORMAT_YVU420 fourcc_code('Y', 'V', '1', '2') 147 #define DRM_FORMAT_YUV422 fourcc_code('Y', 'U', '1', '6') 148 #define DRM_FORMAT_YVU422 fourcc_code('Y', 'V', '1', '6') 149 #define DRM_FORMAT_YUV444 fourcc_code('Y', 'U', '2', '4') 150 #define DRM_FORMAT_YVU444 fourcc_code('Y', 'V', '2', '4') 151 #define DRM_FORMAT_MOD_VENDOR_NONE 0 152 #define DRM_FORMAT_MOD_VENDOR_INTEL 0x01 153 #define DRM_FORMAT_MOD_VENDOR_AMD 0x02 154 #define DRM_FORMAT_MOD_VENDOR_NVIDIA 0x03 155 #define DRM_FORMAT_MOD_VENDOR_SAMSUNG 0x04 156 #define DRM_FORMAT_MOD_VENDOR_QCOM 0x05 157 #define DRM_FORMAT_MOD_VENDOR_VIVANTE 0x06 158 #define DRM_FORMAT_MOD_VENDOR_BROADCOM 0x07 159 #define DRM_FORMAT_MOD_VENDOR_ARM 0x08 160 #define DRM_FORMAT_MOD_VENDOR_ALLWINNER 0x09 161 #define DRM_FORMAT_MOD_VENDOR_AMLOGIC 0x0a 162 #define DRM_FORMAT_RESERVED ((1ULL << 56) - 1) 163 #define fourcc_mod_get_vendor(modifier) (((modifier) >> 56) & 0xff) 164 #define fourcc_mod_is_vendor(modifier,vendor) (fourcc_mod_get_vendor(modifier) == DRM_FORMAT_MOD_VENDOR_ ##vendor) 165 #define fourcc_mod_code(vendor,val) ((((__u64) DRM_FORMAT_MOD_VENDOR_ ##vendor) << 56) | ((val) & 0x00ffffffffffffffULL)) 166 #define DRM_FORMAT_MOD_GENERIC_16_16_TILE DRM_FORMAT_MOD_SAMSUNG_16_16_TILE 167 #define DRM_FORMAT_MOD_INVALID fourcc_mod_code(NONE, DRM_FORMAT_RESERVED) 168 #define DRM_FORMAT_MOD_LINEAR fourcc_mod_code(NONE, 0) 169 #define DRM_FORMAT_MOD_NONE 0 170 #define I915_FORMAT_MOD_X_TILED fourcc_mod_code(INTEL, 1) 171 #define I915_FORMAT_MOD_Y_TILED fourcc_mod_code(INTEL, 2) 172 #define I915_FORMAT_MOD_Yf_TILED fourcc_mod_code(INTEL, 3) 173 #define I915_FORMAT_MOD_Y_TILED_CCS fourcc_mod_code(INTEL, 4) 174 #define I915_FORMAT_MOD_Yf_TILED_CCS fourcc_mod_code(INTEL, 5) 175 #define I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS fourcc_mod_code(INTEL, 6) 176 #define I915_FORMAT_MOD_Y_TILED_GEN12_MC_CCS fourcc_mod_code(INTEL, 7) 177 #define I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS_CC fourcc_mod_code(INTEL, 8) 178 #define I915_FORMAT_MOD_4_TILED fourcc_mod_code(INTEL, 9) 179 #define I915_FORMAT_MOD_4_TILED_DG2_RC_CCS fourcc_mod_code(INTEL, 10) 180 #define I915_FORMAT_MOD_4_TILED_DG2_MC_CCS fourcc_mod_code(INTEL, 11) 181 #define I915_FORMAT_MOD_4_TILED_DG2_RC_CCS_CC fourcc_mod_code(INTEL, 12) 182 #define DRM_FORMAT_MOD_SAMSUNG_64_32_TILE fourcc_mod_code(SAMSUNG, 1) 183 #define DRM_FORMAT_MOD_SAMSUNG_16_16_TILE fourcc_mod_code(SAMSUNG, 2) 184 #define DRM_FORMAT_MOD_QCOM_COMPRESSED fourcc_mod_code(QCOM, 1) 185 #define DRM_FORMAT_MOD_QCOM_TILED3 fourcc_mod_code(QCOM, 3) 186 #define DRM_FORMAT_MOD_QCOM_TILED2 fourcc_mod_code(QCOM, 2) 187 #define DRM_FORMAT_MOD_VIVANTE_TILED fourcc_mod_code(VIVANTE, 1) 188 #define DRM_FORMAT_MOD_VIVANTE_SUPER_TILED fourcc_mod_code(VIVANTE, 2) 189 #define DRM_FORMAT_MOD_VIVANTE_SPLIT_TILED fourcc_mod_code(VIVANTE, 3) 190 #define DRM_FORMAT_MOD_VIVANTE_SPLIT_SUPER_TILED fourcc_mod_code(VIVANTE, 4) 191 #define VIVANTE_MOD_TS_64_4 (1ULL << 48) 192 #define VIVANTE_MOD_TS_64_2 (2ULL << 48) 193 #define VIVANTE_MOD_TS_128_4 (3ULL << 48) 194 #define VIVANTE_MOD_TS_256_4 (4ULL << 48) 195 #define VIVANTE_MOD_TS_MASK (0xfULL << 48) 196 #define VIVANTE_MOD_COMP_DEC400 (1ULL << 52) 197 #define VIVANTE_MOD_COMP_MASK (0xfULL << 52) 198 #define VIVANTE_MOD_EXT_MASK (VIVANTE_MOD_TS_MASK | VIVANTE_MOD_COMP_MASK) 199 #define DRM_FORMAT_MOD_NVIDIA_TEGRA_TILED fourcc_mod_code(NVIDIA, 1) 200 #define DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(c,s,g,k,h) fourcc_mod_code(NVIDIA, (0x10 | ((h) & 0xf) | (((k) & 0xff) << 12) | (((g) & 0x3) << 20) | (((s) & 0x1) << 22) | (((c) & 0x7) << 23))) 201 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(v) DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 0, 0, 0, (v)) 202 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_ONE_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(0) 203 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_TWO_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(1) 204 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_FOUR_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(2) 205 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_EIGHT_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(3) 206 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_SIXTEEN_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(4) 207 #define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_THIRTYTWO_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(5) 208 #define __fourcc_mod_broadcom_param_shift 8 209 #define __fourcc_mod_broadcom_param_bits 48 210 #define fourcc_mod_broadcom_code(val,params) fourcc_mod_code(BROADCOM, ((((__u64) params) << __fourcc_mod_broadcom_param_shift) | val)) 211 #define fourcc_mod_broadcom_param(m) ((int) (((m) >> __fourcc_mod_broadcom_param_shift) & ((1ULL << __fourcc_mod_broadcom_param_bits) - 1))) 212 #define fourcc_mod_broadcom_mod(m) ((m) & ~(((1ULL << __fourcc_mod_broadcom_param_bits) - 1) << __fourcc_mod_broadcom_param_shift)) 213 #define DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED fourcc_mod_code(BROADCOM, 1) 214 #define DRM_FORMAT_MOD_BROADCOM_SAND32_COL_HEIGHT(v) fourcc_mod_broadcom_code(2, v) 215 #define DRM_FORMAT_MOD_BROADCOM_SAND64_COL_HEIGHT(v) fourcc_mod_broadcom_code(3, v) 216 #define DRM_FORMAT_MOD_BROADCOM_SAND128_COL_HEIGHT(v) fourcc_mod_broadcom_code(4, v) 217 #define DRM_FORMAT_MOD_BROADCOM_SAND256_COL_HEIGHT(v) fourcc_mod_broadcom_code(5, v) 218 #define DRM_FORMAT_MOD_BROADCOM_SAND32 DRM_FORMAT_MOD_BROADCOM_SAND32_COL_HEIGHT(0) 219 #define DRM_FORMAT_MOD_BROADCOM_SAND64 DRM_FORMAT_MOD_BROADCOM_SAND64_COL_HEIGHT(0) 220 #define DRM_FORMAT_MOD_BROADCOM_SAND128 DRM_FORMAT_MOD_BROADCOM_SAND128_COL_HEIGHT(0) 221 #define DRM_FORMAT_MOD_BROADCOM_SAND256 DRM_FORMAT_MOD_BROADCOM_SAND256_COL_HEIGHT(0) 222 #define DRM_FORMAT_MOD_BROADCOM_UIF fourcc_mod_code(BROADCOM, 6) 223 #define DRM_FORMAT_MOD_ARM_CODE(__type,__val) fourcc_mod_code(ARM, ((__u64) (__type) << 52) | ((__val) & 0x000fffffffffffffULL)) 224 #define DRM_FORMAT_MOD_ARM_TYPE_AFBC 0x00 225 #define DRM_FORMAT_MOD_ARM_TYPE_MISC 0x01 226 #define DRM_FORMAT_MOD_ARM_AFBC(__afbc_mode) DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_AFBC, __afbc_mode) 227 #define AFBC_FORMAT_MOD_BLOCK_SIZE_MASK 0xf 228 #define AFBC_FORMAT_MOD_BLOCK_SIZE_16x16 (1ULL) 229 #define AFBC_FORMAT_MOD_BLOCK_SIZE_32x8 (2ULL) 230 #define AFBC_FORMAT_MOD_BLOCK_SIZE_64x4 (3ULL) 231 #define AFBC_FORMAT_MOD_BLOCK_SIZE_32x8_64x4 (4ULL) 232 #define AFBC_FORMAT_MOD_YTR (1ULL << 4) 233 #define AFBC_FORMAT_MOD_SPLIT (1ULL << 5) 234 #define AFBC_FORMAT_MOD_SPARSE (1ULL << 6) 235 #define AFBC_FORMAT_MOD_CBR (1ULL << 7) 236 #define AFBC_FORMAT_MOD_TILED (1ULL << 8) 237 #define AFBC_FORMAT_MOD_SC (1ULL << 9) 238 #define AFBC_FORMAT_MOD_DB (1ULL << 10) 239 #define AFBC_FORMAT_MOD_BCH (1ULL << 11) 240 #define AFBC_FORMAT_MOD_USM (1ULL << 12) 241 #define DRM_FORMAT_MOD_ARM_TYPE_AFRC 0x02 242 #define DRM_FORMAT_MOD_ARM_AFRC(__afrc_mode) DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_AFRC, __afrc_mode) 243 #define AFRC_FORMAT_MOD_CU_SIZE_MASK 0xf 244 #define AFRC_FORMAT_MOD_CU_SIZE_16 (1ULL) 245 #define AFRC_FORMAT_MOD_CU_SIZE_24 (2ULL) 246 #define AFRC_FORMAT_MOD_CU_SIZE_32 (3ULL) 247 #define AFRC_FORMAT_MOD_CU_SIZE_P0(__afrc_cu_size) (__afrc_cu_size) 248 #define AFRC_FORMAT_MOD_CU_SIZE_P12(__afrc_cu_size) ((__afrc_cu_size) << 4) 249 #define AFRC_FORMAT_MOD_LAYOUT_SCAN (1ULL << 8) 250 #define DRM_FORMAT_MOD_ARM_16X16_BLOCK_U_INTERLEAVED DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_MISC, 1ULL) 251 #define DRM_FORMAT_MOD_ALLWINNER_TILED fourcc_mod_code(ALLWINNER, 1) 252 #define __fourcc_mod_amlogic_layout_mask 0xff 253 #define __fourcc_mod_amlogic_options_shift 8 254 #define __fourcc_mod_amlogic_options_mask 0xff 255 #define DRM_FORMAT_MOD_AMLOGIC_FBC(__layout,__options) fourcc_mod_code(AMLOGIC, ((__layout) & __fourcc_mod_amlogic_layout_mask) | (((__options) & __fourcc_mod_amlogic_options_mask) << __fourcc_mod_amlogic_options_shift)) 256 #define AMLOGIC_FBC_LAYOUT_BASIC (1ULL) 257 #define AMLOGIC_FBC_LAYOUT_SCATTER (2ULL) 258 #define AMLOGIC_FBC_OPTION_MEM_SAVING (1ULL << 0) 259 #define AMD_FMT_MOD fourcc_mod_code(AMD, 0) 260 #define IS_AMD_FMT_MOD(val) (((val) >> 56) == DRM_FORMAT_MOD_VENDOR_AMD) 261 #define AMD_FMT_MOD_TILE_VER_GFX9 1 262 #define AMD_FMT_MOD_TILE_VER_GFX10 2 263 #define AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS 3 264 #define AMD_FMT_MOD_TILE_VER_GFX11 4 265 #define AMD_FMT_MOD_TILE_GFX9_64K_S 9 266 #define AMD_FMT_MOD_TILE_GFX9_64K_D 10 267 #define AMD_FMT_MOD_TILE_GFX9_64K_S_X 25 268 #define AMD_FMT_MOD_TILE_GFX9_64K_D_X 26 269 #define AMD_FMT_MOD_TILE_GFX9_64K_R_X 27 270 #define AMD_FMT_MOD_TILE_GFX11_256K_R_X 31 271 #define AMD_FMT_MOD_DCC_BLOCK_64B 0 272 #define AMD_FMT_MOD_DCC_BLOCK_128B 1 273 #define AMD_FMT_MOD_DCC_BLOCK_256B 2 274 #define AMD_FMT_MOD_TILE_VERSION_SHIFT 0 275 #define AMD_FMT_MOD_TILE_VERSION_MASK 0xFF 276 #define AMD_FMT_MOD_TILE_SHIFT 8 277 #define AMD_FMT_MOD_TILE_MASK 0x1F 278 #define AMD_FMT_MOD_DCC_SHIFT 13 279 #define AMD_FMT_MOD_DCC_MASK 0x1 280 #define AMD_FMT_MOD_DCC_RETILE_SHIFT 14 281 #define AMD_FMT_MOD_DCC_RETILE_MASK 0x1 282 #define AMD_FMT_MOD_DCC_PIPE_ALIGN_SHIFT 15 283 #define AMD_FMT_MOD_DCC_PIPE_ALIGN_MASK 0x1 284 #define AMD_FMT_MOD_DCC_INDEPENDENT_64B_SHIFT 16 285 #define AMD_FMT_MOD_DCC_INDEPENDENT_64B_MASK 0x1 286 #define AMD_FMT_MOD_DCC_INDEPENDENT_128B_SHIFT 17 287 #define AMD_FMT_MOD_DCC_INDEPENDENT_128B_MASK 0x1 288 #define AMD_FMT_MOD_DCC_MAX_COMPRESSED_BLOCK_SHIFT 18 289 #define AMD_FMT_MOD_DCC_MAX_COMPRESSED_BLOCK_MASK 0x3 290 #define AMD_FMT_MOD_DCC_CONSTANT_ENCODE_SHIFT 20 291 #define AMD_FMT_MOD_DCC_CONSTANT_ENCODE_MASK 0x1 292 #define AMD_FMT_MOD_PIPE_XOR_BITS_SHIFT 21 293 #define AMD_FMT_MOD_PIPE_XOR_BITS_MASK 0x7 294 #define AMD_FMT_MOD_BANK_XOR_BITS_SHIFT 24 295 #define AMD_FMT_MOD_BANK_XOR_BITS_MASK 0x7 296 #define AMD_FMT_MOD_PACKERS_SHIFT 27 297 #define AMD_FMT_MOD_PACKERS_MASK 0x7 298 #define AMD_FMT_MOD_RB_SHIFT 30 299 #define AMD_FMT_MOD_RB_MASK 0x7 300 #define AMD_FMT_MOD_PIPE_SHIFT 33 301 #define AMD_FMT_MOD_PIPE_MASK 0x7 302 #define AMD_FMT_MOD_SET(field,value) ((__u64) (value) << AMD_FMT_MOD_ ##field ##_SHIFT) 303 #define AMD_FMT_MOD_GET(field,value) (((value) >> AMD_FMT_MOD_ ##field ##_SHIFT) & AMD_FMT_MOD_ ##field ##_MASK) 304 #define AMD_FMT_MOD_CLEAR(field) (~((__u64) AMD_FMT_MOD_ ##field ##_MASK << AMD_FMT_MOD_ ##field ##_SHIFT)) 305 #ifdef __cplusplus 306 } 307 #endif 308 #endif 309