/external/libxaac/decoder/armv7/ |
D | ixheaacd_conv_ergtoamplitude.s | 48 ANDS R11, R11, R14 75 ANDS R11, R11, R14 103 ANDS R11, R11, R14
|
D | ixheaacd_autocorr_st2.s | 114 ANDS r0, r3, #0x01 358 ANDS r5 , r3 , #3
|
D | ixheaacd_conv_ergtoamplitudelp.s | 102 ANDS R6, R6, R10
|
D | ixheaacd_tns_ar_filter_fixed_32x16.s | 34 ANDS r5, r4, #3
|
/external/llvm/test/CodeGen/AArch64/ |
D | arm64-ands-bad-peephole.ll | 2 ; Check that ANDS (tst) is not merged with ADD when the immediate
|
/external/llvm/test/MC/ARM/ |
D | thumb2-narrow-dp.ll | 106 ANDS r0, r2, r1 // Must be wide - 3 distinct registers 107 ANDS r2, r2, r1 // Should choose narrow 108 ANDS r2, r1, r2 // Should choose narrow - commutative 109 ANDS.W r0, r0, r1 // Explicitly wide 110 ANDS.W r3, r1, r3 112 ANDS r7, r7, r1 // Should use narrow 113 ANDS r7, r1, r7 // Commutative 114 ANDS r8, r1, r8 // high registers so must use wide encoding 115 ANDS r8, r8, r1 116 ANDS r0, r8, r0 [all …]
|
/external/vixl/test/aarch32/config/ |
D | cond-rd-rn-operand-rm-t32.json | 66 "Ands", // ANDS{<q>} {<Rdn>}, <Rdn>, <Rm> ; T1 67 // ANDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; T2
|
D | cond-rd-rn-operand-const-a32.json | 37 "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, #<const> ; A1
|
D | cond-rd-rn-operand-const-t32.json | 43 "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, #<const> ; T1
|
D | cond-rd-rn-operand-rm-shift-rs-a32.json | 34 "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm>, <shift> <Rs> ; A1
|
D | cond-rd-rn-operand-rm-shift-amount-1to32-a32.json | 36 "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; A1
|
D | cond-rd-rn-operand-rm-shift-amount-1to31-a32.json | 36 "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; A1
|
D | cond-rd-rn-operand-rm-shift-amount-1to32-t32.json | 40 "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; T2
|
D | cond-rd-rn-operand-rm-shift-amount-1to31-t32.json | 40 "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; T2
|
D | cond-rd-rn-operand-rm-a32.json | 45 "Ands", // ANDS{<c>}{<q>} {<Rd>}, <Rn>, <Rm> {, <shift> #<amount> } ; A1
|
/external/XNNPACK/src/f16-gemm/gen/ |
D | 1x16-minmax-aarch64-neonfp16arith-ld64.S | 81 ANDS x0, x0, 7
|
D | 4x16-minmax-aarch64-neonfp16arith-ld64.S | 135 ANDS x0, x0, 7
|
/external/XNNPACK/src/f16-igemm/ |
D | 1x16-minmax-aarch64-neonfp16arith-ld64.S | 94 ANDS x0, x0, 7
|
D | 4x16-minmax-aarch64-neonfp16arith-ld64.S | 148 ANDS x0, x0, 7
|
/external/XNNPACK/src/f16-gemm/ |
D | 1x16-aarch64-neonfp16arith-ld64.S.in | 91 ANDS x0, x0, 7
|
/external/llvm/test/CodeGen/ARM/ |
D | arm-and-tst-peephole.ll | 81 ; generates a predicated ANDS instruction. Check that the predicate is printed
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/ |
D | ARMScheduleR52.td | 308 def : InstRW<[R52WriteALU_EX2, R52Read_EX1], (instregex "AD(C|D)S?ri", "ANDS?ri", 314 "ANDS?rr", "BICS?rr", "CRC", "EORrr", "ORRrr", "RSBrr", "RSCrr", "SBCrr", 318 "ANDS?rsi", "BICS?rsi", "EORrsi", "ORRrsi", "RSBrsi", "RSCrsi", "SBCrsi", 322 (instregex "AD(C|D)S?rsr", "ANDS?rsr", "BICS?rsr", "EORrsr", "MVNS?sr",
|
/external/XNNPACK/src/qc8-dwconv/ |
D | up16x3-minmax-fp32-aarch32-neonv8-mla8-cortex-a35.S | 154 ANDS r11, r11, 15
|
/external/vixl/src/aarch64/ |
D | constants-aarch64.h | 745 ANDS = 0x60000000, enumerator 746 BICS = ANDS | NOT 760 ANDS_w_imm = LogicalImmediateFixed | ANDS, 761 ANDS_x_imm = LogicalImmediateFixed | ANDS | SixtyFourBits 787 ANDS_w = LogicalShiftedFixed | ANDS, 788 ANDS_x = LogicalShiftedFixed | ANDS | SixtyFourBits,
|
/external/OpenCSD/decoder/tests/snapshots-ete/002-ack_test_scr/ |
D | test_TARMAC | 699 314 clk cpu0 IT (278) 163a0028 f2780674 O EL3h_s : ANDS x20,x19,#0x300 2174 864 clk cpu0 IT (828) 000105f4:0000100105f4 7200042a O EL3h_s : ANDS w10,w1,#3 2745 1111 clk cpu0 IT (1075) 00092bec:000010092bec 72001c09 O EL3h_s : ANDS w9,w0,#0xff 2765 1120 clk cpu0 IT (1084) 00092bec:000010092bec 72001c09 O EL3h_s : ANDS w9,w0,#0xff 2783 1129 clk cpu0 IT (1093) 00092bec:000010092bec 72001c09 O EL3h_s : ANDS w9,w0,#0xff 2801 1138 clk cpu0 IT (1102) 00092bec:000010092bec 72001c09 O EL3h_s : ANDS w9,w0,#0xff 2819 1147 clk cpu0 IT (1111) 00092bec:000010092bec 72001c09 O EL3h_s : ANDS w9,w0,#0xff 2837 1156 clk cpu0 IT (1120) 00092bec:000010092bec 72001c09 O EL3h_s : ANDS w9,w0,#0xff 2855 1165 clk cpu0 IT (1129) 00092bec:000010092bec 72001c09 O EL3h_s : ANDS w9,w0,#0xff 2873 1174 clk cpu0 IT (1138) 00092bec:000010092bec 72001c09 O EL3h_s : ANDS w9,w0,#0xff [all …]
|