Home
last modified time | relevance | path

Searched refs:GPR_CACHELINE_SIZE (Results 1 – 11 of 11) sorted by relevance

/external/rust/crates/grpcio-sys/grpc/src/core/lib/gprpp/
Darena.cc42 (GPR_CACHELINE_SIZE > GPR_MAX_ALIGNMENT && in ArenaStorage()
43 GPR_CACHELINE_SIZE % GPR_MAX_ALIGNMENT == 0) in ArenaStorage()
44 ? GPR_CACHELINE_SIZE in ArenaStorage()
Dmpscq.h63 char padding_[GPR_CACHELINE_SIZE];
/external/grpc-grpc/src/core/lib/gpr/
Dmpscq.h43 char padding[GPR_CACHELINE_SIZE];
/external/grpc-grpc/include/grpc/impl/codegen/
Dport_platform.h430 #define GPR_CACHELINE_SIZE (1 << GPR_CACHELINE_SIZE_LOG) macro
/external/rust/crates/grpcio-sys/grpc/src/core/lib/channel/
Dchannelz.h148 uint8_t padding[GPR_CACHELINE_SIZE - 3 * sizeof(Atomic<intptr_t>) -
/external/rust/crates/grpcio-sys/grpc/include/grpc/impl/codegen/
Dport_platform.h476 #define GPR_CACHELINE_SIZE (1 << GPR_CACHELINE_SIZE_LOG) macro
/external/rust/crates/grpcio-sys/grpc/spm-core-include/grpc/impl/codegen/
Dport_platform.h476 #define GPR_CACHELINE_SIZE (1 << GPR_CACHELINE_SIZE_LOG) macro
/external/grpc-grpc/src/core/lib/iomgr/
Dtimer_generic.cc235 } GPR_ALIGN_STRUCT(GPR_CACHELINE_SIZE);
Dev_epoll1_linux.cc198 char pad[GPR_CACHELINE_SIZE];
/external/rust/crates/grpcio-sys/grpc/src/core/lib/iomgr/
Dtimer_generic.cc237 } GPR_ALIGN_STRUCT(GPR_CACHELINE_SIZE);
Dev_epoll1_linux.cc203 char pad[GPR_CACHELINE_SIZE];