/external/llvm/lib/Target/X86/ |
D | X86InstrShiftRotate.td | 377 def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src1), 379 def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src1, u8imm:$cnt), 382 def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src1), 385 def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src1), 387 def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$cnt), 390 def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src1), 393 def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src1), 395 def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$cnt), 398 def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src1), 401 def RCR64r1 : RI<0xD1, MRM3r, (outs GR64:$dst), (ins GR64:$src1), [all …]
|
D | X86InstrFPStack.td | 293 def COMP_FST0r : FPST0rInst <MRM3r, "fcomp\t$op">; 389 def CMOVP_F : FPI<0xDA, MRM3r, (outs), (ins RST:$op), 397 def CMOVNP_F : FPI<0xDB, MRM3r, (outs), (ins RST:$op), 541 def ST_FPrr : FPI<0xDD, MRM3r, (outs), (ins RST:$op), "fstp\t$op", IIC_FST>;
|
D | X86InstrSystem.td | 254 def LTRr : I<0x00, MRM3r, (outs), (ins GR16:$src), 591 def WRGSBASE : I<0xAE, MRM3r, (outs), (ins GR32:$src), 594 def WRGSBASE64 : RI<0xAE, MRM3r, (outs), (ins GR64:$src),
|
D | X86InstrArithmetic.td | 377 def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1), 381 def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1), 385 def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1), 389 def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst", 1207 defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
|
D | X86InstrInfo.td | 2224 defm BLSI32 : bmi_bls<"blsi{l}", MRM3r, MRM3m, GR32, i32mem>; 2225 defm BLSI64 : bmi_bls<"blsi{q}", MRM3r, MRM3m, GR64, i64mem>, VEX_W; 2400 defm BLCS : tbm_binary_intr<0x01, "blcs", MRM3r, MRM3m>;
|
D | X86InstrFormats.td | 31 def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
|
D | X86InstrSSE.td | 4084 def VPSRLDQri : PDIi8<0x73, MRM3r, 4134 def VPSRLDQYri : PDIi8<0x73, MRM3r, 4179 def PSRLDQri : PDIi8<0x73, MRM3r,
|
D | X86InstrAVX512.td | 7675 defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/ |
D | X86InstrShiftRotate.td | 362 def RCR8rCL : I<0xD2, MRM3r, (outs GR8:$dst), (ins GR8:$src1), 364 def RCR16rCL : I<0xD3, MRM3r, (outs GR16:$dst), (ins GR16:$src1), 366 def RCR32rCL : I<0xD3, MRM3r, (outs GR32:$dst), (ins GR32:$src1), 368 def RCR64rCL : RI<0xD3, MRM3r, (outs GR64:$dst), (ins GR64:$src1), 373 def RCR8r1 : I<0xD0, MRM3r, (outs GR8:$dst), (ins GR8:$src1), 375 def RCR8ri : Ii8<0xC0, MRM3r, (outs GR8:$dst), (ins GR8:$src1, u8imm:$cnt), 377 def RCR16r1 : I<0xD1, MRM3r, (outs GR16:$dst), (ins GR16:$src1), 379 def RCR16ri : Ii8<0xC1, MRM3r, (outs GR16:$dst), (ins GR16:$src1, u8imm:$cnt), 381 def RCR32r1 : I<0xD1, MRM3r, (outs GR32:$dst), (ins GR32:$src1), 383 def RCR32ri : Ii8<0xC1, MRM3r, (outs GR32:$dst), (ins GR32:$src1, u8imm:$cnt), [all …]
|
D | X86InstrFPStack.td | 335 def COMP_FST0r : FPST0rInst <MRM3r, "fcomp\t$op">; 459 def CMOVP_F : FPI<0xDA, MRM3r, (outs), (ins RSTi:$op), 467 def CMOVNP_F : FPI<0xDB, MRM3r, (outs), (ins RSTi:$op), 603 def ST_FPrr : FPI<0xDD, MRM3r, (outs), (ins RSTi:$op), "fstp\t$op">;
|
D | X86InstrSystem.td | 249 def LTRr : I<0x00, MRM3r, (outs), (ins GR16:$src), "ltr{w}\t$src", []>, TB, NotMemoryFoldable; 620 def WRGSBASE : I<0xAE, MRM3r, (outs), (ins GR32:$src), 623 def WRGSBASE64 : RI<0xAE, MRM3r, (outs), (ins GR64:$src),
|
D | X86InstrArithmetic.td | 354 def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src1), 358 def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src1), 362 def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src1), 366 def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src1), "neg{q}\t$dst", 1188 defm SBB : ArithBinOp_RFF<0x18, 0x1A, 0x1C, "sbb", MRM3r, MRM3m, X86sbb_flag,
|
D | X86InstrFormats.td | 48 def MRM3r : Format<59>; def MRM4r : Format<60>; def MRM5r : Format<61>;
|
D | X86InstrInfo.td | 2436 defm BLSI32 : bmi_bls<"blsi{l}", MRM3r, MRM3m, GR32, i32mem, WriteBLS>; 2437 defm BLSI64 : bmi_bls<"blsi{q}", MRM3r, MRM3m, GR64, i64mem, WriteBLS>, VEX_W; 2664 defm BLCS : tbm_binary_intr<0x01, "blcs", WriteALU, MRM3r, MRM3m>;
|
D | X86InstrSSE.td | 3614 defm PSRLDQ : PDI_binop_ri_all<0x73, MRM3r, "psrldq", X86vshrdq,
|
D | X86InstrAVX512.td | 10982 defm VPSRLDQ : avx512_shift_packed_all<0x73, X86vshrdq, MRM3r, MRM3m, "vpsrldq",
|
/external/llvm/lib/Target/X86/MCTargetDesc/ |
D | X86BaseInfo.h | 295 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, // Format /0 /1 /2 /3 enumerator 686 case X86II::MRM2r: case X86II::MRM3r: in getMemoryOperandNo()
|
D | X86MCCodeEmitter.cpp | 870 case X86II::MRM2r: case X86II::MRM3r: in EmitVEXOpcodePrefix() 1021 case X86II::MRM2r: case X86II::MRM3r: in DetermineREXPrefix() 1356 case X86II::MRM2r: case X86II::MRM3r: in encodeInstruction()
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/MCTargetDesc/ |
D | X86BaseInfo.h | 666 MRM0r = 56, MRM1r = 57, MRM2r = 58, MRM3r = 59, // Format /0 /1 /2 /3 enumerator 1056 case X86II::MRM2r: case X86II::MRM3r: in getMemoryOperandNo()
|
D | X86MCCodeEmitter.cpp | 1087 case X86II::MRM3r: in emitVEXOpcodePrefix() 1242 case X86II::MRM3r: in determineREXPrefix() 1631 case X86II::MRM3r: in encodeInstruction()
|
/external/llvm/utils/TableGen/ |
D | X86RecognizableInstr.cpp | 108 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19, enumerator 718 case X86Local::MRM3r: in emitInstructionSpecifier() 853 case X86Local::MRM2r: case X86Local::MRM3r: in emitDecodePath()
|
/external/llvm/test/TableGen/ |
D | TargetInstrInfo.td | 53 def MRM3r : Format<19>; def MRM4r : Format<20>; def MRM5r : Format<21>;
|
/external/llvm/docs/ |
D | WritingAnLLVMBackend.rst | 1819 case X86II::MRM2r: case X86II::MRM3r: // a REGISTER r/m operand and
|