Home
last modified time | relevance | path

Searched refs:stlexb (Results 1 – 21 of 21) sorted by relevance

/external/llvm/test/MC/ARM/
Dload-store-acquire-release-v8.s17 stlexb r1, r3, [r4]
21 @ CHECK: stlexb r1, r3, [r4] @ encoding: [0x93,0x1e,0xc4,0xe1]
Dload-store-acquire-release-v8-thumb.s17 stlexb r1, r3, [r4]
21 @ CHECK: stlexb r1, r3, [r4] @ encoding: [0xc4,0xe8,0xc1,0x3f]
Dthumbv8m.s133 stlexb r1, r2, [r3] label
/external/capstone/suite/MC/ARM/
Dload-store-acquire-release-v8-thumb.s.cs6 0xc4,0xe8,0xc1,0x3f = stlexb r1, r3, [r4]
Dload-store-acquire-release-v8.s.cs6 0x93,0x1e,0xc4,0xe1 = stlexb r1, r3, [r4]
/external/llvm/test/MC/Disassembler/ARM/
Dload-store-acquire-release-v8.txt15 # CHECK: stlexb r1, r3, [r4] @ encoding: [0x93,0x1e,0xc4,0xe1]
Dload-store-acquire-release-v8-thumb.txt16 # CHECK: stlexb r1, r3, [r4] @ encoding: [0xc4,0xe8,0xc1,0x3f]
/external/llvm/test/CodeGen/ARM/
Dldaex-stlex.ll67 ; CHECK: stlexb r0, r1, [r2]
Datomic-ops-v8.ll24 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], [[NEW]], [r[[ADDR]]]
216 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], [[NEW]], [r[[ADDR]]]
312 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], [[NEW]], [r[[ADDR]]]
709 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], r[[OLDX]], {{.*}}[[ADDR]]
935 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], r[[NEW]], {{.*}}[[ADDR]]
/external/vixl/src/aarch32/
Dassembler-aarch32.h3276 void stlexb(Condition cond,
3280 void stlexb(Register rd, Register rt, const MemOperand& operand) { in stlexb() function
3281 stlexb(al, rd, rt, operand); in stlexb()
Ddisasm-aarch32.h1206 void stlexb(Condition cond,
Ddisasm-aarch32.cc2975 void Disassembler::stlexb(Condition cond, in stlexb() function in vixl::aarch32::Disassembler
10084 stlexb(CurrentCond(), in DecodeT32()
58036 stlexb(condition, in DecodeA32()
Dassembler-aarch32.cc11029 void Assembler::stlexb(Condition cond, in stlexb() function in vixl::aarch32::Assembler
11056 Delegate(kStlexb, &Assembler::stlexb, cond, rd, rt, operand); in stlexb()
Dmacro-assembler-aarch32.h4235 stlexb(cond, rd, rt, operand); in Stlexb()
/external/capstone/arch/ARM/
DARMMappingInsnOp.inc943 { /* ARM_STLEXB, ARM_INS_STLEXB: stlexb${p} $rd, $rt, $addr */
6157 { /* ARM_t2STLEXB, ARM_INS_STLEXB: stlexb${p} $rd, $rt, $addr */
/external/capstone/arch/AArch64/
DARMMappingInsnOp.inc943 { /* ARM_STLEXB, ARM_INS_STLEXB: stlexb${p} $rd, $rt, $addr */
6157 { /* ARM_t2STLEXB, ARM_INS_STLEXB: stlexb${p} $rd, $rt, $addr */
/external/llvm/lib/Target/ARM/
DARMInstrThumb2.td3395 "stlexb", "\t$Rd, $Rt, $addr", "",
DARMInstrInfo.td4734 NoItinerary, "stlexb", "\t$Rd, $Rt, $addr",
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMInstrThumb2.td3618 "stlexb", "\t$Rd, $Rt, $addr", "",
DARMInstrInfo.td5078 NoItinerary, "stlexb", "\t$Rd, $Rt, $addr",
/external/swiftshader/third_party/llvm-10.0/configs/common/lib/Target/ARM/
DARMGenAsmMatcher.inc9908 "stc\004stc2\005stc2l\004stcl\003stl\004stlb\005stlex\006stlexb\006stlex"
11261 …{ 1489 /* stlexb */, ARM::t2STLEXB, Convert__Reg1_1__Reg1_2__MemNoOffset1_3__CondCode2_0, AMFBS_Is…
11262 …{ 1489 /* stlexb */, ARM::STLEXB, Convert__Reg1_1__Reg1_2__MemNoOffset1_3__CondCode2_0, AMFBS_IsAR…