/external/llvm/test/MC/ARM/ |
D | load-store-acquire-release-v8.s | 17 stlexb r1, r3, [r4] 21 @ CHECK: stlexb r1, r3, [r4] @ encoding: [0x93,0x1e,0xc4,0xe1]
|
D | load-store-acquire-release-v8-thumb.s | 17 stlexb r1, r3, [r4] 21 @ CHECK: stlexb r1, r3, [r4] @ encoding: [0xc4,0xe8,0xc1,0x3f]
|
D | thumbv8m.s | 133 stlexb r1, r2, [r3] label
|
/external/capstone/suite/MC/ARM/ |
D | load-store-acquire-release-v8-thumb.s.cs | 6 0xc4,0xe8,0xc1,0x3f = stlexb r1, r3, [r4]
|
D | load-store-acquire-release-v8.s.cs | 6 0x93,0x1e,0xc4,0xe1 = stlexb r1, r3, [r4]
|
/external/llvm/test/MC/Disassembler/ARM/ |
D | load-store-acquire-release-v8.txt | 15 # CHECK: stlexb r1, r3, [r4] @ encoding: [0x93,0x1e,0xc4,0xe1]
|
D | load-store-acquire-release-v8-thumb.txt | 16 # CHECK: stlexb r1, r3, [r4] @ encoding: [0xc4,0xe8,0xc1,0x3f]
|
/external/llvm/test/CodeGen/ARM/ |
D | ldaex-stlex.ll | 67 ; CHECK: stlexb r0, r1, [r2]
|
D | atomic-ops-v8.ll | 24 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], [[NEW]], [r[[ADDR]]] 216 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], [[NEW]], [r[[ADDR]]] 312 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], [[NEW]], [r[[ADDR]]] 709 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], r[[OLDX]], {{.*}}[[ADDR]] 935 ; CHECK-NEXT: stlexb [[STATUS:r[0-9]+]], r[[NEW]], {{.*}}[[ADDR]]
|
/external/vixl/src/aarch32/ |
D | assembler-aarch32.h | 3276 void stlexb(Condition cond, 3280 void stlexb(Register rd, Register rt, const MemOperand& operand) { in stlexb() function 3281 stlexb(al, rd, rt, operand); in stlexb()
|
D | disasm-aarch32.h | 1206 void stlexb(Condition cond,
|
D | disasm-aarch32.cc | 2975 void Disassembler::stlexb(Condition cond, in stlexb() function in vixl::aarch32::Disassembler 10084 stlexb(CurrentCond(), in DecodeT32() 58036 stlexb(condition, in DecodeA32()
|
D | assembler-aarch32.cc | 11029 void Assembler::stlexb(Condition cond, in stlexb() function in vixl::aarch32::Assembler 11056 Delegate(kStlexb, &Assembler::stlexb, cond, rd, rt, operand); in stlexb()
|
D | macro-assembler-aarch32.h | 4235 stlexb(cond, rd, rt, operand); in Stlexb()
|
/external/capstone/arch/ARM/ |
D | ARMMappingInsnOp.inc | 943 { /* ARM_STLEXB, ARM_INS_STLEXB: stlexb${p} $rd, $rt, $addr */ 6157 { /* ARM_t2STLEXB, ARM_INS_STLEXB: stlexb${p} $rd, $rt, $addr */
|
/external/capstone/arch/AArch64/ |
D | ARMMappingInsnOp.inc | 943 { /* ARM_STLEXB, ARM_INS_STLEXB: stlexb${p} $rd, $rt, $addr */ 6157 { /* ARM_t2STLEXB, ARM_INS_STLEXB: stlexb${p} $rd, $rt, $addr */
|
/external/llvm/lib/Target/ARM/ |
D | ARMInstrThumb2.td | 3395 "stlexb", "\t$Rd, $Rt, $addr", "",
|
D | ARMInstrInfo.td | 4734 NoItinerary, "stlexb", "\t$Rd, $Rt, $addr",
|
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/ |
D | ARMInstrThumb2.td | 3618 "stlexb", "\t$Rd, $Rt, $addr", "",
|
D | ARMInstrInfo.td | 5078 NoItinerary, "stlexb", "\t$Rd, $Rt, $addr",
|
/external/swiftshader/third_party/llvm-10.0/configs/common/lib/Target/ARM/ |
D | ARMGenAsmMatcher.inc | 9908 "stc\004stc2\005stc2l\004stcl\003stl\004stlb\005stlex\006stlexb\006stlex" 11261 …{ 1489 /* stlexb */, ARM::t2STLEXB, Convert__Reg1_1__Reg1_2__MemNoOffset1_3__CondCode2_0, AMFBS_Is… 11262 …{ 1489 /* stlexb */, ARM::STLEXB, Convert__Reg1_1__Reg1_2__MemNoOffset1_3__CondCode2_0, AMFBS_IsAR…
|