• Home
Name Date Size #Lines LOC

..--

AsmPrinter/03-May-2024-23,94016,098

GlobalISel/03-May-2024-15,69711,985

MIRParser/03-May-2024-5,1904,418

SelectionDAG/03-May-2024-88,46263,128

AggressiveAntiDepBreaker.cppD03-May-202437.1 KiB1,014690

AggressiveAntiDepBreaker.hD03-May-20246.8 KiB18487

AllocationOrder.cppD03-May-20242 KiB5534

AllocationOrder.hD03-May-20242.9 KiB9649

Analysis.cppD03-May-202432.7 KiB810501

AntiDepBreaker.hD03-May-20243.4 KiB8848

AtomicExpandPass.cppD03-May-202470.8 KiB1,8101,214

BasicTargetTransformInfo.cppD03-May-20241.5 KiB3513

BranchFolding.cppD03-May-202479.4 KiB2,0831,383

BranchFolding.hD03-May-20248.4 KiB231145

BranchRelaxation.cppD03-May-202419.7 KiB577335

BreakFalseDeps.cppD03-May-20249.6 KiB282168

BuiltinGCs.cppD03-May-20244.9 KiB13158

CFGuardLongjmp.cppD03-May-20243.7 KiB12166

CFIInstrInserter.cppD03-May-202413.1 KiB331226

CMakeLists.txtD03-May-20244.3 KiB190185

CalcSpillWeights.cppD03-May-202410.2 KiB305209

CallingConvLower.cppD03-May-202410.5 KiB294225

CodeGen.cppD03-May-20245 KiB122104

CodeGenPrepare.cppD03-May-2024279 KiB7,5024,562

CriticalAntiDepBreaker.cppD03-May-202427.8 KiB705404

CriticalAntiDepBreaker.hD03-May-20244.2 KiB11358

DFAPacketizer.cppD03-May-202410.9 KiB319216

DeadMachineInstructionElim.cppD03-May-20246.5 KiB185119

DetectDeadLanes.cppD03-May-202420.7 KiB599440

DwarfEHPrepare.cppD03-May-20248.7 KiB269190

EarlyIfConversion.cppD03-May-202437.5 KiB1,065697

EdgeBundles.cppD03-May-20243.2 KiB10370

ExecutionDomainFix.cppD03-May-202414.7 KiB473346

ExpandMemCmp.cppD03-May-202434.5 KiB890570

ExpandPostRAPseudos.cppD03-May-20247.3 KiB228159

ExpandReductions.cppD03-May-20247.2 KiB202170

FEntryInserter.cppD03-May-20241.8 KiB5435

FaultMaps.cppD03-May-20245 KiB153109

FinalizeISel.cppD03-May-20242.7 KiB7848

FuncletLayout.cppD03-May-20242.2 KiB6339

GCMetadata.cppD03-May-20245.1 KiB174117

GCMetadataPrinter.cppD03-May-2024748 225

GCRootLowering.cppD03-May-202411.6 KiB334212

GCStrategy.cppD03-May-2024708 214

GlobalMerge.cppD03-May-202424.5 KiB685396

HardwareLoops.cppD03-May-202418.4 KiB525372

IfConversion.cppD03-May-202489.5 KiB2,3681,595

ImplicitNullChecks.cppD03-May-202425 KiB728414

IndirectBrExpandPass.cppD03-May-20247.8 KiB220125

InlineSpiller.cppD03-May-202457.8 KiB1,5381,028

InterferenceCache.cppD03-May-20248.8 KiB262201

InterferenceCache.hD03-May-20247.2 KiB247128

InterleavedAccessPass.cppD03-May-202416.5 KiB474267

InterleavedLoadCombinePass.cppD03-May-202442.2 KiB1,361712

IntrinsicLowering.cppD03-May-202417 KiB474399

LLVMBuild.txtD03-May-2024877 2522

LLVMTargetMachine.cppD03-May-202410.3 KiB271191

LatencyPriorityQueue.cppD03-May-20245.6 KiB15390

LazyMachineBlockFrequencyInfo.cppD03-May-20243.4 KiB9865

LexicalScopes.cppD03-May-202411.5 KiB339245

LiveDebugValues.cppD03-May-202463.9 KiB1,6441,085

LiveDebugVariables.cppD03-May-202451.5 KiB1,456975

LiveDebugVariables.hD03-May-20242.2 KiB6526

LiveInterval.cppD03-May-202446.7 KiB1,427964

LiveIntervalUnion.cppD03-May-20246.4 KiB203129

LiveIntervals.cppD03-May-202463.1 KiB1,6851,184

LivePhysRegs.cppD03-May-202410.7 KiB327231

LiveRangeCalc.cppD03-May-202421.5 KiB607424

LiveRangeEdit.cppD03-May-202417 KiB477338

LiveRangeShrink.cppD03-May-20248.7 KiB247165

LiveRangeUtils.hD03-May-20242.1 KiB6236

LiveRegMatrix.cppD03-May-20247.5 KiB224166

LiveRegUnits.cppD03-May-20244.7 KiB14195

LiveStacks.cppD03-May-20243 KiB8960

LiveVariables.cppD03-May-202429 KiB809543

LocalStackSlotAllocation.cppD03-May-202417.3 KiB447271

LoopTraversal.cppD03-May-20242.9 KiB7753

LowLevelType.cppD03-May-20241.9 KiB6137

LowerEmuTLS.cppD03-May-20245.8 KiB164113

MIRCanonicalizerPass.cppD03-May-202412.5 KiB437310

MIRNamerPass.cppD03-May-20242.2 KiB8044

MIRPrinter.cppD03-May-202431.5 KiB908778

MIRPrintingPass.cppD03-May-20242 KiB7141

MIRVRegNamerUtils.cppD03-May-20246 KiB157112

MIRVRegNamerUtils.hD03-May-20243.4 KiB9439

MachineBasicBlock.cppD03-May-202451.3 KiB1,5061,068

MachineBlockFrequencyInfo.cppD03-May-20249.9 KiB273205

MachineBlockPlacement.cppD03-May-2024130.2 KiB3,2301,832

MachineBranchProbabilityInfo.cppD03-May-20243.5 KiB10069

MachineCSE.cppD03-May-202431.7 KiB898636

MachineCombiner.cppD03-May-202427.9 KiB676463

MachineCopyPropagation.cppD03-May-202429.2 KiB881548

MachineDominanceFrontier.cppD03-May-20241.8 KiB5536

MachineDominators.cppD03-May-20244.9 KiB15191

MachineFrameInfo.cppD03-May-20249.9 KiB259189

MachineFunction.cppD03-May-202440.2 KiB1,153848

MachineFunctionPass.cppD03-May-20244.8 KiB12585

MachineFunctionPrinterPass.cppD03-May-20242.3 KiB7242

MachineInstr.cppD03-May-202476.1 KiB2,1961,642

MachineInstrBundle.cppD03-May-202411.5 KiB362278

MachineLICM.cppD03-May-202456.3 KiB1,5921,044

MachineLoopInfo.cppD03-May-20245 KiB154113

MachineLoopUtils.cppD03-May-20245.2 KiB145113

MachineModuleInfo.cppD03-May-202412.1 KiB379265

MachineModuleInfoImpls.cppD03-May-20241.5 KiB4318

MachineOperand.cppD03-May-202439.5 KiB1,177994

MachineOptimizationRemarkEmitter.cppD03-May-20243.3 KiB10067

MachineOutliner.cppD03-May-202457.2 KiB1,487694

MachinePipeliner.cppD03-May-2024107.2 KiB3,0272,324

MachinePostDominators.cppD03-May-20242.4 KiB8048

MachineRegionInfo.cppD03-May-20244.8 KiB15091

MachineRegisterInfo.cppD03-May-202422.9 KiB674498

MachineSSAUpdater.cppD03-May-202413 KiB362228

MachineScheduler.cppD03-May-2024135.3 KiB3,7612,630

MachineSink.cppD03-May-202451.6 KiB1,401852

MachineSizeOpts.cppD03-May-20244.7 KiB12393

MachineTraceMetrics.cppD03-May-202449.6 KiB1,353969

MachineVerifier.cppD03-May-2024103.8 KiB2,8662,273

MacroFusion.cppD03-May-20247.6 KiB215136

ModuloSchedule.cppD03-May-202484.4 KiB2,1841,630

NonRelocatableStringpool.cppD03-May-20241.7 KiB5538

OptimizePHIs.cppD03-May-20246.7 KiB211138

PHIElimination.cppD03-May-202426.3 KiB670434

PHIEliminationUtils.cppD03-May-20242.2 KiB6032

PHIEliminationUtils.hD03-May-2024972 259

ParallelCG.cppD03-May-20243.7 KiB9965

PatchableFunction.cppD03-May-20243.6 KiB10475

PeepholeOptimizer.cppD03-May-202478.1 KiB2,1161,190

PostRAHazardRecognizer.cppD03-May-20243.5 KiB9951

PostRASchedulerList.cppD03-May-202424.3 KiB704448

PreISelIntrinsicLowering.cppD03-May-20247.9 KiB241186

ProcessImplicitDefs.cppD03-May-20245.4 KiB167118

PrologEpilogInserter.cppD03-May-202450.3 KiB1,306832

PseudoSourceValue.cppD03-May-20244.7 KiB153114

README.txtD03-May-20246.2 KiB200149

ReachingDefAnalysis.cppD03-May-202410.8 KiB333243

RegAllocBase.cppD03-May-20246.3 KiB173118

RegAllocBase.hD03-May-20244.6 KiB12544

RegAllocBasic.cppD03-May-202411.3 KiB334212

RegAllocFast.cppD03-May-202445.8 KiB1,330953

RegAllocGreedy.cppD03-May-2024124.1 KiB3,2742,030

RegAllocPBQP.cppD03-May-202433.1 KiB943658

RegUsageInfoCollector.cppD03-May-20247.4 KiB217135

RegUsageInfoPropagate.cppD03-May-20245.1 KiB157109

RegisterClassInfo.cppD03-May-20246.6 KiB195130

RegisterCoalescer.cppD03-May-2024150.1 KiB3,9362,390

RegisterCoalescer.hD03-May-20244 KiB11336

RegisterPressure.cppD03-May-202448.9 KiB1,3941,068

RegisterScavenging.cppD03-May-202427.5 KiB818596

RegisterUsageInfo.cppD03-May-20243.2 KiB10270

RenameIndependentSubregs.cppD03-May-202414.8 KiB406279

ResetMachineFunctionPass.cppD03-May-20243.5 KiB9159

SafeStack.cppD03-May-202433.6 KiB904624

SafeStackColoring.cppD03-May-20249.6 KiB311240

SafeStackColoring.hD03-May-20244.7 KiB16693

SafeStackLayout.cppD03-May-20245.3 KiB154118

SafeStackLayout.hD03-May-20242.4 KiB8443

ScalarizeMaskedMemIntrin.cppD03-May-202431 KiB900542

ScheduleDAG.cppD03-May-202421 KiB744593

ScheduleDAGInstrs.cppD03-May-202454.5 KiB1,5261,030

ScheduleDAGPrinter.cppD03-May-20243.2 KiB9865

ScoreboardHazardRecognizer.cppD03-May-20247.9 KiB242164

ShadowStackGCLowering.cppD03-May-202414.2 KiB374229

ShrinkWrap.cppD03-May-202423 KiB619369

SjLjEHPrepare.cppD03-May-202418.7 KiB496331

SlotIndexes.cppD03-May-20249.3 KiB283187

SpillPlacement.cppD03-May-202412.6 KiB384234

SpillPlacement.hD03-May-20246.7 KiB17064

Spiller.hD03-May-20241.2 KiB4419

SplitKit.cppD03-May-202465.9 KiB1,8571,298

SplitKit.hD03-May-202423.7 KiB565205

StackColoring.cppD03-May-202448.8 KiB1,322696

StackMapLivenessAnalysis.cppD03-May-20246.2 KiB172101

StackMaps.cppD03-May-202419.8 KiB581402

StackProtector.cppD03-May-202421.5 KiB572366

StackSlotColoring.cppD03-May-202417.1 KiB533377

SwiftErrorValueTracking.cppD03-May-202411.4 KiB314215

SwitchLoweringUtils.cppD03-May-202418.3 KiB492346

TailDuplication.cppD03-May-20243.2 KiB9967

TailDuplicator.cppD03-May-202436.8 KiB1,015697

TargetFrameLoweringImpl.cppD03-May-20245.9 KiB15795

TargetInstrInfo.cppD03-May-202447.9 KiB1,294913

TargetLoweringBase.cppD03-May-202476.1 KiB2,0081,472

TargetLoweringObjectFileImpl.cppD03-May-202471 KiB1,9541,459

TargetOptionsImpl.cppD03-May-20241.8 KiB4826

TargetPassConfig.cppD03-May-202446.4 KiB1,241767

TargetRegisterInfo.cppD03-May-202418.6 KiB524385

TargetSchedule.cppD03-May-202413.2 KiB360260

TargetSubtargetInfo.cppD03-May-20241.9 KiB6640

TwoAddressInstructionPass.cppD03-May-202467.1 KiB1,8751,260

TypePromotion.cppD03-May-202432.4 KiB1,018640

UnreachableBlockElim.cppD03-May-20247.6 KiB213151

ValueTypes.cppD03-May-202416.8 KiB367325

VirtRegMap.cppD03-May-202421.4 KiB593416

WasmEHPrepare.cppD03-May-202414.1 KiB375205

WinEHPrepare.cppD03-May-202450.1 KiB1,250874

XRayInstrumentation.cppD03-May-20249.1 KiB252172

README.txt

1//===---------------------------------------------------------------------===//
2
3Common register allocation / spilling problem:
4
5        mul lr, r4, lr
6        str lr, [sp, #+52]
7        ldr lr, [r1, #+32]
8        sxth r3, r3
9        ldr r4, [sp, #+52]
10        mla r4, r3, lr, r4
11
12can be:
13
14        mul lr, r4, lr
15        mov r4, lr
16        str lr, [sp, #+52]
17        ldr lr, [r1, #+32]
18        sxth r3, r3
19        mla r4, r3, lr, r4
20
21and then "merge" mul and mov:
22
23        mul r4, r4, lr
24        str r4, [sp, #+52]
25        ldr lr, [r1, #+32]
26        sxth r3, r3
27        mla r4, r3, lr, r4
28
29It also increase the likelihood the store may become dead.
30
31//===---------------------------------------------------------------------===//
32
33bb27 ...
34        ...
35        %reg1037 = ADDri %reg1039, 1
36        %reg1038 = ADDrs %reg1032, %reg1039, %noreg, 10
37    Successors according to CFG: 0x8b03bf0 (#5)
38
39bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
40    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
41        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>
42
43Note ADDri is not a two-address instruction. However, its result %reg1037 is an
44operand of the PHI node in bb76 and its operand %reg1039 is the result of the
45PHI node. We should treat it as a two-address code and make sure the ADDri is
46scheduled after any node that reads %reg1039.
47
48//===---------------------------------------------------------------------===//
49
50Use local info (i.e. register scavenger) to assign it a free register to allow
51reuse:
52        ldr r3, [sp, #+4]
53        add r3, r3, #3
54        ldr r2, [sp, #+8]
55        add r2, r2, #2
56        ldr r1, [sp, #+4]  <==
57        add r1, r1, #1
58        ldr r0, [sp, #+4]
59        add r0, r0, #2
60
61//===---------------------------------------------------------------------===//
62
63LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
64effects:
65
66R1 = X + 4
67R2 = X + 7
68R3 = X + 15
69
70loop:
71load [i + R1]
72...
73load [i + R2]
74...
75load [i + R3]
76
77Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
78to implement proper re-materialization to handle this:
79
80R1 = X + 4
81R2 = X + 7
82R3 = X + 15
83
84loop:
85R1 = X + 4  @ re-materialized
86load [i + R1]
87...
88R2 = X + 7 @ re-materialized
89load [i + R2]
90...
91R3 = X + 15 @ re-materialized
92load [i + R3]
93
94Furthermore, with re-association, we can enable sharing:
95
96R1 = X + 4
97R2 = X + 7
98R3 = X + 15
99
100loop:
101T = i + X
102load [T + 4]
103...
104load [T + 7]
105...
106load [T + 15]
107//===---------------------------------------------------------------------===//
108
109It's not always a good idea to choose rematerialization over spilling. If all
110the load / store instructions would be folded then spilling is cheaper because
111it won't require new live intervals / registers. See 2003-05-31-LongShifts for
112an example.
113
114//===---------------------------------------------------------------------===//
115
116With a copying garbage collector, derived pointers must not be retained across
117collector safe points; the collector could move the objects and invalidate the
118derived pointer. This is bad enough in the first place, but safe points can
119crop up unpredictably. Consider:
120
121        %array = load { i32, [0 x %obj] }** %array_addr
122        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
123        %old = load %obj** %nth_el
124        %z = div i64 %x, %y
125        store %obj* %new, %obj** %nth_el
126
127If the i64 division is lowered to a libcall, then a safe point will (must)
128appear for the call site. If a collection occurs, %array and %nth_el no longer
129point into the correct object.
130
131The fix for this is to copy address calculations so that dependent pointers
132are never live across safe point boundaries. But the loads cannot be copied
133like this if there was an intervening store, so may be hard to get right.
134
135Only a concurrent mutator can trigger a collection at the libcall safe point.
136So single-threaded programs do not have this requirement, even with a copying
137collector. Still, LLVM optimizations would probably undo a front-end's careful
138work.
139
140//===---------------------------------------------------------------------===//
141
142The ocaml frametable structure supports liveness information. It would be good
143to support it.
144
145//===---------------------------------------------------------------------===//
146
147The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
148revisited. The check is there to work around a misuse of directives in inline
149assembly.
150
151//===---------------------------------------------------------------------===//
152
153It would be good to detect collector/target compatibility instead of silently
154doing the wrong thing.
155
156//===---------------------------------------------------------------------===//
157
158It would be really nice to be able to write patterns in .td files for copies,
159which would eliminate a bunch of explicit predicates on them (e.g. no side
160effects).  Once this is in place, it would be even better to have tblgen
161synthesize the various copy insertion/inspection methods in TargetInstrInfo.
162
163//===---------------------------------------------------------------------===//
164
165Stack coloring improvements:
166
1671. Do proper LiveStacks analysis on all stack objects including those which are
168   not spill slots.
1692. Reorder objects to fill in gaps between objects.
170   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4
171
172//===---------------------------------------------------------------------===//
173
174The scheduler should be able to sort nearby instructions by their address. For
175example, in an expanded memset sequence it's not uncommon to see code like this:
176
177  movl $0, 4(%rdi)
178  movl $0, 8(%rdi)
179  movl $0, 12(%rdi)
180  movl $0, 0(%rdi)
181
182Each of the stores is independent, and the scheduler is currently making an
183arbitrary decision about the order.
184
185//===---------------------------------------------------------------------===//
186
187Another opportunitiy in this code is that the $0 could be moved to a register:
188
189  movl $0, 4(%rdi)
190  movl $0, 8(%rdi)
191  movl $0, 12(%rdi)
192  movl $0, 0(%rdi)
193
194This would save substantial code size, especially for longer sequences like
195this. It would be easy to have a rule telling isel to avoid matching MOV32mi
196if the immediate has more than some fixed number of uses. It's more involved
197to teach the register allocator how to do late folding to recover from
198excessive register pressure.
199
200