• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright © 2017 Intel Corporation
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included
12  * in all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
18  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
19  * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
20  * DEALINGS IN THE SOFTWARE.
21  */
22 
23 /**
24  * @file crocus_screen.c
25  *
26  * Screen related driver hooks and capability lists.
27  *
28  * A program may use multiple rendering contexts (crocus_context), but
29  * they all share a common screen (crocus_screen).  Global driver state
30  * can be stored in the screen; it may be accessed by multiple threads.
31  */
32 
33 #include <stdio.h>
34 #include <errno.h>
35 #include <sys/ioctl.h>
36 #include "pipe/p_defines.h"
37 #include "pipe/p_state.h"
38 #include "pipe/p_context.h"
39 #include "pipe/p_screen.h"
40 #include "util/u_debug.h"
41 #include "util/u_inlines.h"
42 #include "util/format/u_format.h"
43 #include "util/u_transfer_helper.h"
44 #include "util/u_upload_mgr.h"
45 #include "util/ralloc.h"
46 #include "util/xmlconfig.h"
47 #include "drm-uapi/i915_drm.h"
48 #include "crocus_context.h"
49 #include "crocus_defines.h"
50 #include "crocus_fence.h"
51 #include "crocus_pipe.h"
52 #include "crocus_resource.h"
53 #include "crocus_screen.h"
54 #include "intel/compiler/elk/elk_compiler.h"
55 #include "intel/common/intel_gem.h"
56 #include "intel/common/intel_l3_config.h"
57 #include "intel/common/intel_uuid.h"
58 #include "crocus_monitor.h"
59 
60 #define genX_call(devinfo, func, ...)                   \
61    switch ((devinfo)->verx10) {                         \
62    case 80:                                             \
63       gfx8_##func(__VA_ARGS__);                         \
64       break;                                            \
65    case 75:                                             \
66       gfx75_##func(__VA_ARGS__);                        \
67       break;                                            \
68    case 70:                                             \
69       gfx7_##func(__VA_ARGS__);                         \
70       break;                                            \
71    case 60:                                             \
72       gfx6_##func(__VA_ARGS__);                         \
73       break;                                            \
74    case 50:                                             \
75       gfx5_##func(__VA_ARGS__);                         \
76       break;                                            \
77    case 45:                                             \
78       gfx45_##func(__VA_ARGS__);                        \
79       break;                                            \
80    case 40:                                             \
81       gfx4_##func(__VA_ARGS__);                         \
82       break;                                            \
83    default:                                             \
84       unreachable("Unknown hardware generation");       \
85    }
86 
87 static const char *
crocus_get_vendor(struct pipe_screen * pscreen)88 crocus_get_vendor(struct pipe_screen *pscreen)
89 {
90    return "Intel";
91 }
92 
93 static const char *
crocus_get_device_vendor(struct pipe_screen * pscreen)94 crocus_get_device_vendor(struct pipe_screen *pscreen)
95 {
96    return "Intel";
97 }
98 
99 static void
crocus_get_device_uuid(struct pipe_screen * pscreen,char * uuid)100 crocus_get_device_uuid(struct pipe_screen *pscreen, char *uuid)
101 {
102    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
103 
104    intel_uuid_compute_device_id((uint8_t *)uuid, &screen->devinfo, PIPE_UUID_SIZE);
105 }
106 
107 static void
crocus_get_driver_uuid(struct pipe_screen * pscreen,char * uuid)108 crocus_get_driver_uuid(struct pipe_screen *pscreen, char *uuid)
109 {
110    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
111    const struct intel_device_info *devinfo = &screen->devinfo;
112 
113    intel_uuid_compute_driver_id((uint8_t *)uuid, devinfo, PIPE_UUID_SIZE);
114 }
115 
116 static const char *
crocus_get_name(struct pipe_screen * pscreen)117 crocus_get_name(struct pipe_screen *pscreen)
118 {
119    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
120    const struct intel_device_info *devinfo = &screen->devinfo;
121    static char buf[128];
122 
123    snprintf(buf, sizeof(buf), "Mesa %s", devinfo->name);
124    return buf;
125 }
126 
127 static uint64_t
get_aperture_size(int fd)128 get_aperture_size(int fd)
129 {
130    struct drm_i915_gem_get_aperture aperture = {};
131    intel_ioctl(fd, DRM_IOCTL_I915_GEM_GET_APERTURE, &aperture);
132    return aperture.aper_size;
133 }
134 
135 static int
crocus_get_param(struct pipe_screen * pscreen,enum pipe_cap param)136 crocus_get_param(struct pipe_screen *pscreen, enum pipe_cap param)
137 {
138    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
139    const struct intel_device_info *devinfo = &screen->devinfo;
140 
141    switch (param) {
142    case PIPE_CAP_NPOT_TEXTURES:
143    case PIPE_CAP_ANISOTROPIC_FILTER:
144    case PIPE_CAP_OCCLUSION_QUERY:
145    case PIPE_CAP_TEXTURE_SWIZZLE:
146    case PIPE_CAP_TEXTURE_MIRROR_CLAMP_TO_EDGE:
147    case PIPE_CAP_BLEND_EQUATION_SEPARATE:
148    case PIPE_CAP_FRAGMENT_SHADER_TEXTURE_LOD:
149    case PIPE_CAP_FRAGMENT_SHADER_DERIVATIVES:
150    case PIPE_CAP_PRIMITIVE_RESTART:
151    case PIPE_CAP_PRIMITIVE_RESTART_FIXED_INDEX:
152    case PIPE_CAP_INDEP_BLEND_ENABLE:
153    case PIPE_CAP_FS_COORD_ORIGIN_UPPER_LEFT:
154    case PIPE_CAP_FS_COORD_PIXEL_CENTER_INTEGER:
155    case PIPE_CAP_DEPTH_CLIP_DISABLE:
156    case PIPE_CAP_VS_INSTANCEID:
157    case PIPE_CAP_VERTEX_ELEMENT_INSTANCE_DIVISOR:
158    case PIPE_CAP_SEAMLESS_CUBE_MAP:
159    case PIPE_CAP_SEAMLESS_CUBE_MAP_PER_TEXTURE:
160    case PIPE_CAP_CONDITIONAL_RENDER:
161    case PIPE_CAP_TEXTURE_BARRIER:
162    case PIPE_CAP_VERTEX_COLOR_UNCLAMPED:
163    case PIPE_CAP_START_INSTANCE:
164    case PIPE_CAP_FORCE_PERSAMPLE_INTERP:
165    case PIPE_CAP_MIXED_FRAMEBUFFER_SIZES:
166    case PIPE_CAP_VS_LAYER_VIEWPORT:
167    case PIPE_CAP_TES_LAYER_VIEWPORT:
168    case PIPE_CAP_ACCELERATED:
169    case PIPE_CAP_UMA:
170    case PIPE_CAP_CLIP_HALFZ:
171    case PIPE_CAP_TGSI_TEXCOORD:
172    case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
173    case PIPE_CAP_COPY_BETWEEN_COMPRESSED_AND_PLAIN_FORMATS:
174    case PIPE_CAP_SIGNED_VERTEX_BUFFER_OFFSET:
175    case PIPE_CAP_TEXTURE_FLOAT_LINEAR:
176    case PIPE_CAP_TEXTURE_HALF_FLOAT_LINEAR:
177    case PIPE_CAP_POLYGON_OFFSET_CLAMP:
178    case PIPE_CAP_TGSI_TEX_TXF_LZ:
179    case PIPE_CAP_MULTISAMPLE_Z_RESOLVE:
180    case PIPE_CAP_SHADER_GROUP_VOTE:
181    case PIPE_CAP_VS_WINDOW_SPACE_POSITION:
182    case PIPE_CAP_TEXTURE_GATHER_SM5:
183    case PIPE_CAP_SHADER_ARRAY_COMPONENTS:
184    case PIPE_CAP_GLSL_TESS_LEVELS_AS_INPUTS:
185    case PIPE_CAP_NIR_COMPACT_ARRAYS:
186    case PIPE_CAP_FS_POSITION_IS_SYSVAL:
187    case PIPE_CAP_FS_FACE_IS_INTEGER_SYSVAL:
188    case PIPE_CAP_INVALIDATE_BUFFER:
189    case PIPE_CAP_SURFACE_REINTERPRET_BLOCKS:
190    case PIPE_CAP_FENCE_SIGNAL:
191    case PIPE_CAP_DEMOTE_TO_HELPER_INVOCATION:
192    case PIPE_CAP_GL_CLAMP:
193    case PIPE_CAP_LEGACY_MATH_RULES:
194    case PIPE_CAP_NATIVE_FENCE_FD:
195       return true;
196    case PIPE_CAP_INT64:
197    case PIPE_CAP_SHADER_BALLOT:
198    case PIPE_CAP_PACKED_UNIFORMS:
199       return devinfo->ver == 8;
200    case PIPE_CAP_QUADS_FOLLOW_PROVOKING_VERTEX_CONVENTION:
201       return devinfo->ver <= 5;
202    case PIPE_CAP_TEXTURE_QUERY_LOD:
203    case PIPE_CAP_QUERY_TIME_ELAPSED:
204       return devinfo->ver >= 5;
205    case PIPE_CAP_DRAW_INDIRECT:
206    case PIPE_CAP_MULTI_DRAW_INDIRECT:
207    case PIPE_CAP_MULTI_DRAW_INDIRECT_PARAMS:
208    case PIPE_CAP_FRAMEBUFFER_NO_ATTACHMENT:
209    case PIPE_CAP_FS_FINE_DERIVATIVE:
210    case PIPE_CAP_STREAM_OUTPUT_INTERLEAVE_BUFFERS:
211    case PIPE_CAP_SHADER_CLOCK:
212    case PIPE_CAP_TEXTURE_QUERY_SAMPLES:
213    case PIPE_CAP_COMPUTE:
214    case PIPE_CAP_SAMPLER_VIEW_TARGET:
215    case PIPE_CAP_SHADER_SAMPLES_IDENTICAL:
216    case PIPE_CAP_SHADER_PACK_HALF_FLOAT:
217    case PIPE_CAP_GL_SPIRV:
218    case PIPE_CAP_GL_SPIRV_VARIABLE_POINTERS:
219    case PIPE_CAP_COMPUTE_SHADER_DERIVATIVES:
220    case PIPE_CAP_DOUBLES:
221    case PIPE_CAP_MEMOBJ:
222    case PIPE_CAP_IMAGE_STORE_FORMATTED:
223    case PIPE_CAP_ALPHA_TO_COVERAGE_DITHER_CONTROL:
224       return devinfo->ver >= 7;
225    case PIPE_CAP_QUERY_BUFFER_OBJECT:
226    case PIPE_CAP_ROBUST_BUFFER_ACCESS_BEHAVIOR:
227       return devinfo->verx10 >= 75;
228    case PIPE_CAP_CULL_DISTANCE:
229    case PIPE_CAP_QUERY_PIPELINE_STATISTICS_SINGLE:
230    case PIPE_CAP_STREAM_OUTPUT_PAUSE_RESUME:
231    case PIPE_CAP_SAMPLE_SHADING:
232    case PIPE_CAP_CUBE_MAP_ARRAY:
233    case PIPE_CAP_QUERY_SO_OVERFLOW:
234    case PIPE_CAP_TEXTURE_MULTISAMPLE:
235    case PIPE_CAP_CONDITIONAL_RENDER_INVERTED:
236    case PIPE_CAP_QUERY_TIMESTAMP:
237    case PIPE_CAP_TEXTURE_BUFFER_OBJECTS:
238    case PIPE_CAP_INDEP_BLEND_FUNC:
239    case PIPE_CAP_TEXTURE_SHADOW_LOD:
240    case PIPE_CAP_LOAD_CONSTBUF:
241    case PIPE_CAP_DRAW_PARAMETERS:
242    case PIPE_CAP_CLEAR_SCISSORED:
243       return devinfo->ver >= 6;
244    case PIPE_CAP_FBFETCH:
245       return devinfo->verx10 >= 45 ? ELK_MAX_DRAW_BUFFERS : 0;
246    case PIPE_CAP_MAX_DUAL_SOURCE_RENDER_TARGETS:
247       /* in theory CL (965gm) can do this */
248       return devinfo->verx10 >= 45 ? 1 : 0;
249    case PIPE_CAP_MAX_RENDER_TARGETS:
250       return ELK_MAX_DRAW_BUFFERS;
251    case PIPE_CAP_MAX_TEXTURE_2D_SIZE:
252       if (devinfo->ver >= 7)
253          return 16384;
254       else
255          return 8192;
256    case PIPE_CAP_MAX_TEXTURE_CUBE_LEVELS:
257       if (devinfo->ver >= 7)
258          return CROCUS_MAX_MIPLEVELS; /* 16384x16384 */
259       else
260          return CROCUS_MAX_MIPLEVELS - 1; /* 8192x8192 */
261    case PIPE_CAP_MAX_TEXTURE_3D_LEVELS:
262       return 12; /* 2048x2048 */
263    case PIPE_CAP_MAX_STREAM_OUTPUT_BUFFERS:
264       return (devinfo->ver >= 6) ? 4 : 0;
265    case PIPE_CAP_MAX_TEXTURE_ARRAY_LAYERS:
266       return devinfo->ver >= 7 ? 2048 : 512;
267    case PIPE_CAP_MAX_STREAM_OUTPUT_SEPARATE_COMPONENTS:
268       return ELK_MAX_SOL_BINDINGS / CROCUS_MAX_SOL_BUFFERS;
269    case PIPE_CAP_MAX_STREAM_OUTPUT_INTERLEAVED_COMPONENTS:
270       return ELK_MAX_SOL_BINDINGS;
271    case PIPE_CAP_GLSL_FEATURE_LEVEL_COMPATIBILITY:
272    case PIPE_CAP_GLSL_FEATURE_LEVEL: {
273       if (devinfo->verx10 >= 75)
274          return 460;
275       else if (devinfo->ver >= 7)
276          return 420;
277       else if (devinfo->ver >= 6)
278          return 330;
279       return 140;
280    }
281    case PIPE_CAP_CLIP_PLANES:
282       if (devinfo->verx10 < 45)
283          return 6;
284       else
285          return 1; // defaults to MAX (8)
286    case PIPE_CAP_CONSTANT_BUFFER_OFFSET_ALIGNMENT:
287       /* 3DSTATE_CONSTANT_XS requires the start of UBOs to be 32B aligned */
288       return 32;
289    case PIPE_CAP_MIN_MAP_BUFFER_ALIGNMENT:
290       return CROCUS_MAP_BUFFER_ALIGNMENT;
291    case PIPE_CAP_SHADER_BUFFER_OFFSET_ALIGNMENT:
292       return devinfo->ver >= 7 ? 4 : 0;
293    case PIPE_CAP_MAX_SHADER_BUFFER_SIZE_UINT:
294       return devinfo->ver >= 7 ? (1 << 27) : 0;
295    case PIPE_CAP_TEXTURE_BUFFER_OFFSET_ALIGNMENT:
296       return 16; // XXX: u_screen says 256 is the minimum value...
297    case PIPE_CAP_TEXTURE_TRANSFER_MODES:
298       return PIPE_TEXTURE_TRANSFER_BLIT;
299    case PIPE_CAP_MAX_TEXEL_BUFFER_ELEMENTS_UINT:
300       return CROCUS_MAX_TEXTURE_BUFFER_SIZE;
301    case PIPE_CAP_MAX_VIEWPORTS:
302       return devinfo->ver >= 6 ? 16 : 1;
303    case PIPE_CAP_MAX_GEOMETRY_OUTPUT_VERTICES:
304       return devinfo->ver >= 6 ? 256 : 0;
305    case PIPE_CAP_MAX_GEOMETRY_TOTAL_OUTPUT_COMPONENTS:
306       return devinfo->ver >= 6 ? 1024 : 0;
307    case PIPE_CAP_MAX_GS_INVOCATIONS:
308       return devinfo->ver >= 7 ? 32 : 1;
309    case PIPE_CAP_MAX_TEXTURE_GATHER_COMPONENTS:
310       if (devinfo->ver >= 7)
311          return 4;
312       else if (devinfo->ver == 6)
313          return 1;
314       else
315          return 0;
316    case PIPE_CAP_MIN_TEXTURE_GATHER_OFFSET:
317       if (devinfo->ver >= 7)
318          return -32;
319       else if (devinfo->ver == 6)
320          return -8;
321       else
322          return 0;
323    case PIPE_CAP_MAX_TEXTURE_GATHER_OFFSET:
324       if (devinfo->ver >= 7)
325          return 31;
326       else if (devinfo->ver == 6)
327          return 7;
328       else
329          return 0;
330    case PIPE_CAP_MAX_VERTEX_STREAMS:
331       return devinfo->ver >= 7 ? 4 : 1;
332    case PIPE_CAP_VENDOR_ID:
333       return 0x8086;
334    case PIPE_CAP_DEVICE_ID:
335       return screen->pci_id;
336    case PIPE_CAP_VIDEO_MEMORY: {
337       /* Once a batch uses more than 75% of the maximum mappable size, we
338        * assume that there's some fragmentation, and we start doing extra
339        * flushing, etc.  That's the big cliff apps will care about.
340        */
341       const unsigned gpu_mappable_megabytes =
342          (screen->aperture_threshold) / (1024 * 1024);
343 
344       const long system_memory_pages = sysconf(_SC_PHYS_PAGES);
345       const long system_page_size = sysconf(_SC_PAGE_SIZE);
346 
347       if (system_memory_pages <= 0 || system_page_size <= 0)
348          return -1;
349 
350       const uint64_t system_memory_bytes =
351          (uint64_t) system_memory_pages * (uint64_t) system_page_size;
352 
353       const unsigned system_memory_megabytes =
354          (unsigned) (system_memory_bytes / (1024 * 1024));
355 
356       return MIN2(system_memory_megabytes, gpu_mappable_megabytes);
357    }
358    case PIPE_CAP_MAX_SHADER_PATCH_VARYINGS:
359    case PIPE_CAP_MAX_VARYINGS:
360       return (screen->devinfo.ver >= 6) ? 32 : 16;
361    case PIPE_CAP_RESOURCE_FROM_USER_MEMORY:
362       /* AMD_pinned_memory assumes the flexibility of using client memory
363        * for any buffer (incl. vertex buffers) which rules out the prospect
364        * of using snooped buffers, as using snooped buffers without
365        * cogniscience is likely to be detrimental to performance and require
366        * extensive checking in the driver for correctness, e.g. to prevent
367        * illegal snoop <-> snoop transfers.
368        */
369       return devinfo->has_llc;
370    case PIPE_CAP_THROTTLE:
371       return screen->driconf.disable_throttling ? 0 : 1;
372 
373    case PIPE_CAP_CONTEXT_PRIORITY_MASK:
374       return PIPE_CONTEXT_PRIORITY_LOW |
375              PIPE_CONTEXT_PRIORITY_MEDIUM |
376              PIPE_CONTEXT_PRIORITY_HIGH;
377 
378    case PIPE_CAP_FRONTEND_NOOP:
379       return true;
380       // XXX: don't hardcode 00:00:02.0 PCI here
381    case PIPE_CAP_PCI_GROUP:
382       return 0;
383    case PIPE_CAP_PCI_BUS:
384       return 0;
385    case PIPE_CAP_PCI_DEVICE:
386       return 2;
387    case PIPE_CAP_PCI_FUNCTION:
388       return 0;
389 
390    case PIPE_CAP_HARDWARE_GL_SELECT:
391       return 0;
392 
393    case PIPE_CAP_TIMER_RESOLUTION:
394       return DIV_ROUND_UP(1000000000ull, devinfo->timestamp_frequency);
395 
396    default:
397       return u_pipe_screen_get_param_defaults(pscreen, param);
398    }
399    return 0;
400 }
401 
402 static float
crocus_get_paramf(struct pipe_screen * pscreen,enum pipe_capf param)403 crocus_get_paramf(struct pipe_screen *pscreen, enum pipe_capf param)
404 {
405    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
406    const struct intel_device_info *devinfo = &screen->devinfo;
407 
408    switch (param) {
409    case PIPE_CAPF_MIN_LINE_WIDTH:
410    case PIPE_CAPF_MIN_LINE_WIDTH_AA:
411    case PIPE_CAPF_MIN_POINT_SIZE:
412    case PIPE_CAPF_MIN_POINT_SIZE_AA:
413       return 1;
414 
415    case PIPE_CAPF_POINT_SIZE_GRANULARITY:
416    case PIPE_CAPF_LINE_WIDTH_GRANULARITY:
417       return 0.1;
418 
419    case PIPE_CAPF_MAX_LINE_WIDTH:
420    case PIPE_CAPF_MAX_LINE_WIDTH_AA:
421       if (devinfo->ver >= 6)
422          return 7.375f;
423       else
424          return 7.0f;
425 
426    case PIPE_CAPF_MAX_POINT_SIZE:
427    case PIPE_CAPF_MAX_POINT_SIZE_AA:
428       return 255.0f;
429 
430    case PIPE_CAPF_MAX_TEXTURE_ANISOTROPY:
431       return 16.0f;
432    case PIPE_CAPF_MAX_TEXTURE_LOD_BIAS:
433       return 15.0f;
434    case PIPE_CAPF_MIN_CONSERVATIVE_RASTER_DILATE:
435    case PIPE_CAPF_MAX_CONSERVATIVE_RASTER_DILATE:
436    case PIPE_CAPF_CONSERVATIVE_RASTER_DILATE_GRANULARITY:
437       return 0.0f;
438    default:
439       unreachable("unknown param");
440    }
441 }
442 
443 static int
crocus_get_shader_param(struct pipe_screen * pscreen,enum pipe_shader_type p_stage,enum pipe_shader_cap param)444 crocus_get_shader_param(struct pipe_screen *pscreen,
445                         enum pipe_shader_type p_stage,
446                         enum pipe_shader_cap param)
447 {
448    gl_shader_stage stage = stage_from_pipe(p_stage);
449    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
450    const struct intel_device_info *devinfo = &screen->devinfo;
451 
452    if (p_stage == PIPE_SHADER_MESH ||
453        p_stage == PIPE_SHADER_TASK)
454       return 0;
455 
456    if (devinfo->ver < 6 &&
457        p_stage != PIPE_SHADER_VERTEX &&
458        p_stage != PIPE_SHADER_FRAGMENT)
459       return 0;
460 
461    if (devinfo->ver == 6 &&
462        p_stage != PIPE_SHADER_VERTEX &&
463        p_stage != PIPE_SHADER_FRAGMENT &&
464        p_stage != PIPE_SHADER_GEOMETRY)
465       return 0;
466 
467    /* this is probably not totally correct.. but it's a start: */
468    switch (param) {
469    case PIPE_SHADER_CAP_MAX_INSTRUCTIONS:
470       return stage == MESA_SHADER_FRAGMENT ? 1024 : 16384;
471    case PIPE_SHADER_CAP_MAX_ALU_INSTRUCTIONS:
472    case PIPE_SHADER_CAP_MAX_TEX_INSTRUCTIONS:
473    case PIPE_SHADER_CAP_MAX_TEX_INDIRECTIONS:
474       return stage == MESA_SHADER_FRAGMENT ? 1024 : 0;
475 
476    case PIPE_SHADER_CAP_MAX_CONTROL_FLOW_DEPTH:
477       return UINT_MAX;
478 
479    case PIPE_SHADER_CAP_MAX_INPUTS:
480       if (stage == MESA_SHADER_VERTEX ||
481           stage == MESA_SHADER_GEOMETRY)
482          return 16; /* Gen7 vec4 geom backend */
483       return 32;
484    case PIPE_SHADER_CAP_MAX_OUTPUTS:
485       return 32;
486    case PIPE_SHADER_CAP_MAX_CONST_BUFFER0_SIZE:
487       return 16 * 1024 * sizeof(float);
488    case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
489       return devinfo->ver >= 6 ? 16 : 1;
490    case PIPE_SHADER_CAP_MAX_TEMPS:
491       return 256; /* GL_MAX_PROGRAM_TEMPORARIES_ARB */
492    case PIPE_SHADER_CAP_CONT_SUPPORTED:
493       return 0;
494    case PIPE_SHADER_CAP_INDIRECT_INPUT_ADDR:
495    case PIPE_SHADER_CAP_INDIRECT_OUTPUT_ADDR:
496    case PIPE_SHADER_CAP_INDIRECT_TEMP_ADDR:
497    case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
498       /* Lie about these to avoid st/mesa's GLSL IR lowering of indirects,
499        * which we don't want.  Our compiler backend will check elk_compiler's
500        * options and call nir_lower_indirect_derefs appropriately anyway.
501        */
502       return true;
503    case PIPE_SHADER_CAP_SUBROUTINES:
504       return 0;
505    case PIPE_SHADER_CAP_INTEGERS:
506       return 1;
507    case PIPE_SHADER_CAP_INT64_ATOMICS:
508    case PIPE_SHADER_CAP_FP16:
509       return 0;
510    case PIPE_SHADER_CAP_MAX_TEXTURE_SAMPLERS:
511    case PIPE_SHADER_CAP_MAX_SAMPLER_VIEWS:
512       return (devinfo->verx10 >= 75) ? CROCUS_MAX_TEXTURE_SAMPLERS : 16;
513    case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
514       if (devinfo->ver >= 7 &&
515           (p_stage == PIPE_SHADER_FRAGMENT ||
516            p_stage == PIPE_SHADER_COMPUTE))
517          return CROCUS_MAX_TEXTURE_SAMPLERS;
518       return 0;
519    case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
520       return devinfo->ver >= 7 ? (CROCUS_MAX_ABOS + CROCUS_MAX_SSBOS) : 0;
521    case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTERS:
522    case PIPE_SHADER_CAP_MAX_HW_ATOMIC_COUNTER_BUFFERS:
523       return 0;
524    case PIPE_SHADER_CAP_SUPPORTED_IRS:
525       return 1 << PIPE_SHADER_IR_NIR;
526    case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
527    case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
528    case PIPE_SHADER_CAP_FP16_DERIVATIVES:
529    case PIPE_SHADER_CAP_INT16:
530    case PIPE_SHADER_CAP_GLSL_16BIT_CONSTS:
531    case PIPE_SHADER_CAP_FP16_CONST_BUFFERS:
532       return 0;
533    default:
534       unreachable("unknown shader param");
535    }
536 }
537 
538 static int
crocus_get_compute_param(struct pipe_screen * pscreen,enum pipe_shader_ir ir_type,enum pipe_compute_cap param,void * ret)539 crocus_get_compute_param(struct pipe_screen *pscreen,
540                          enum pipe_shader_ir ir_type,
541                          enum pipe_compute_cap param,
542                          void *ret)
543 {
544    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
545    const struct intel_device_info *devinfo = &screen->devinfo;
546 
547    const uint32_t max_invocations = 32 * devinfo->max_cs_workgroup_threads;
548 
549    if (devinfo->ver < 7)
550       return 0;
551 #define RET(x) do {                  \
552    if (ret)                          \
553       memcpy(ret, x, sizeof(x));     \
554    return sizeof(x);                 \
555 } while (0)
556 
557    switch (param) {
558    case PIPE_COMPUTE_CAP_ADDRESS_BITS:
559       RET((uint32_t []){ 32 });
560 
561    case PIPE_COMPUTE_CAP_IR_TARGET:
562       if (ret)
563          strcpy(ret, "gen");
564       return 4;
565 
566    case PIPE_COMPUTE_CAP_GRID_DIMENSION:
567       RET((uint64_t []) { 3 });
568 
569    case PIPE_COMPUTE_CAP_MAX_GRID_SIZE:
570       RET(((uint64_t []) { 65535, 65535, 65535 }));
571 
572    case PIPE_COMPUTE_CAP_MAX_BLOCK_SIZE:
573       /* MaxComputeWorkGroupSize[0..2] */
574       RET(((uint64_t []) {max_invocations, max_invocations, max_invocations}));
575 
576    case PIPE_COMPUTE_CAP_MAX_THREADS_PER_BLOCK:
577       /* MaxComputeWorkGroupInvocations */
578       RET((uint64_t []) { max_invocations });
579 
580    case PIPE_COMPUTE_CAP_MAX_LOCAL_SIZE:
581       /* MaxComputeSharedMemorySize */
582       RET((uint64_t []) { 64 * 1024 });
583 
584    case PIPE_COMPUTE_CAP_IMAGES_SUPPORTED:
585       RET((uint32_t []) { 1 });
586 
587    case PIPE_COMPUTE_CAP_SUBGROUP_SIZES:
588       RET((uint32_t []) { ELK_SUBGROUP_SIZE });
589 
590    case PIPE_COMPUTE_CAP_MAX_VARIABLE_THREADS_PER_BLOCK:
591       RET((uint64_t []) { max_invocations });
592 
593    case PIPE_COMPUTE_CAP_MAX_MEM_ALLOC_SIZE:
594    case PIPE_COMPUTE_CAP_MAX_CLOCK_FREQUENCY:
595    case PIPE_COMPUTE_CAP_MAX_COMPUTE_UNITS:
596    case PIPE_COMPUTE_CAP_MAX_GLOBAL_SIZE:
597    case PIPE_COMPUTE_CAP_MAX_PRIVATE_SIZE:
598    case PIPE_COMPUTE_CAP_MAX_INPUT_SIZE:
599    case PIPE_COMPUTE_CAP_MAX_SUBGROUPS:
600 
601       // XXX: I think these are for Clover...
602       return 0;
603 
604    default:
605       unreachable("unknown compute param");
606    }
607 }
608 
609 static uint64_t
crocus_get_timestamp(struct pipe_screen * pscreen)610 crocus_get_timestamp(struct pipe_screen *pscreen)
611 {
612    struct crocus_screen *screen = (struct crocus_screen *) pscreen;
613    uint64_t result;
614 
615    if (!intel_gem_read_render_timestamp(crocus_bufmgr_get_fd(screen->bufmgr),
616                                         screen->devinfo.kmd_type, &result))
617       return 0;
618 
619    result = intel_device_info_timebase_scale(&screen->devinfo, result);
620    result &= (1ull << TIMESTAMP_BITS) - 1;
621 
622    return result;
623 }
624 
625 void
crocus_screen_destroy(struct crocus_screen * screen)626 crocus_screen_destroy(struct crocus_screen *screen)
627 {
628    u_transfer_helper_destroy(screen->base.transfer_helper);
629    crocus_bufmgr_unref(screen->bufmgr);
630    disk_cache_destroy(screen->disk_cache);
631    close(screen->winsys_fd);
632    ralloc_free(screen);
633 }
634 
635 static void
crocus_screen_unref(struct pipe_screen * pscreen)636 crocus_screen_unref(struct pipe_screen *pscreen)
637 {
638    crocus_pscreen_unref(pscreen);
639 }
640 
641 static void
crocus_query_memory_info(struct pipe_screen * pscreen,struct pipe_memory_info * info)642 crocus_query_memory_info(struct pipe_screen *pscreen,
643                          struct pipe_memory_info *info)
644 {
645 }
646 
647 static const void *
crocus_get_compiler_options(struct pipe_screen * pscreen,enum pipe_shader_ir ir,enum pipe_shader_type pstage)648 crocus_get_compiler_options(struct pipe_screen *pscreen,
649                             enum pipe_shader_ir ir,
650                             enum pipe_shader_type pstage)
651 {
652    struct crocus_screen *screen = (struct crocus_screen *) pscreen;
653    gl_shader_stage stage = stage_from_pipe(pstage);
654    assert(ir == PIPE_SHADER_IR_NIR);
655 
656    return screen->compiler->nir_options[stage];
657 }
658 
659 static struct disk_cache *
crocus_get_disk_shader_cache(struct pipe_screen * pscreen)660 crocus_get_disk_shader_cache(struct pipe_screen *pscreen)
661 {
662    struct crocus_screen *screen = (struct crocus_screen *) pscreen;
663    return screen->disk_cache;
664 }
665 
666 static const struct intel_l3_config *
crocus_get_default_l3_config(const struct intel_device_info * devinfo,bool compute)667 crocus_get_default_l3_config(const struct intel_device_info *devinfo,
668                              bool compute)
669 {
670    bool wants_dc_cache = true;
671    bool has_slm = compute;
672    const struct intel_l3_weights w =
673       intel_get_default_l3_weights(devinfo, wants_dc_cache, has_slm);
674    return intel_get_l3_config(devinfo, w);
675 }
676 
677 static void
crocus_shader_debug_log(void * data,unsigned * id,const char * fmt,...)678 crocus_shader_debug_log(void *data, unsigned *id, const char *fmt, ...)
679 {
680    struct util_debug_callback *dbg = data;
681    va_list args;
682 
683    if (!dbg->debug_message)
684       return;
685 
686    va_start(args, fmt);
687    dbg->debug_message(dbg->data, id, UTIL_DEBUG_TYPE_SHADER_INFO, fmt, args);
688    va_end(args);
689 }
690 
691 static void
crocus_shader_perf_log(void * data,unsigned * id,const char * fmt,...)692 crocus_shader_perf_log(void *data, unsigned *id, const char *fmt, ...)
693 {
694    struct util_debug_callback *dbg = data;
695    va_list args;
696    va_start(args, fmt);
697 
698    if (INTEL_DEBUG(DEBUG_PERF)) {
699       va_list args_copy;
700       va_copy(args_copy, args);
701       vfprintf(stderr, fmt, args_copy);
702       va_end(args_copy);
703    }
704 
705    if (dbg->debug_message) {
706       dbg->debug_message(dbg->data, id, UTIL_DEBUG_TYPE_PERF_INFO, fmt, args);
707    }
708 
709    va_end(args);
710 }
711 
712 static int
crocus_screen_get_fd(struct pipe_screen * pscreen)713 crocus_screen_get_fd(struct pipe_screen *pscreen)
714 {
715    struct crocus_screen *screen = (struct crocus_screen *)pscreen;
716 
717    return screen->winsys_fd;
718 }
719 
720 struct pipe_screen *
crocus_screen_create(int fd,const struct pipe_screen_config * config)721 crocus_screen_create(int fd, const struct pipe_screen_config *config)
722 {
723    struct crocus_screen *screen = rzalloc(NULL, struct crocus_screen);
724    if (!screen)
725       return NULL;
726 
727    if (!intel_get_device_info_from_fd(fd, &screen->devinfo, 4, 8))
728       return NULL;
729    screen->pci_id = screen->devinfo.pci_device_id;
730 
731    if (screen->devinfo.ver > 8)
732       return NULL;
733 
734    if (screen->devinfo.ver == 8) {
735       /* bind to cherryview or bdw if forced */
736       if (screen->devinfo.platform != INTEL_PLATFORM_CHV &&
737           !getenv("CROCUS_GEN8"))
738          return NULL;
739    }
740 
741    p_atomic_set(&screen->refcount, 1);
742 
743    screen->aperture_bytes = get_aperture_size(fd);
744    screen->aperture_threshold = screen->aperture_bytes * 3 / 4;
745 
746    driParseConfigFiles(config->options, config->options_info, 0, "crocus",
747                        NULL, NULL, NULL, 0, NULL, 0);
748 
749    bool bo_reuse = false;
750    int bo_reuse_mode = driQueryOptioni(config->options, "bo_reuse");
751    switch (bo_reuse_mode) {
752    case DRI_CONF_BO_REUSE_DISABLED:
753       break;
754    case DRI_CONF_BO_REUSE_ALL:
755       bo_reuse = true;
756       break;
757    }
758 
759    screen->bufmgr = crocus_bufmgr_get_for_fd(&screen->devinfo, fd, bo_reuse);
760    if (!screen->bufmgr)
761       return NULL;
762    screen->fd = crocus_bufmgr_get_fd(screen->bufmgr);
763    screen->winsys_fd = fd;
764 
765    process_intel_debug_variable();
766 
767    screen->driconf.dual_color_blend_by_location =
768       driQueryOptionb(config->options, "dual_color_blend_by_location");
769    screen->driconf.disable_throttling =
770       driQueryOptionb(config->options, "disable_throttling");
771    screen->driconf.always_flush_cache =
772       driQueryOptionb(config->options, "always_flush_cache");
773    screen->driconf.limit_trig_input_range =
774       driQueryOptionb(config->options, "limit_trig_input_range");
775    screen->driconf.lower_depth_range_rate =
776       driQueryOptionf(config->options, "lower_depth_range_rate");
777 
778    screen->precompile = debug_get_bool_option("shader_precompile", true);
779 
780    isl_device_init(&screen->isl_dev, &screen->devinfo);
781 
782    screen->compiler = elk_compiler_create(screen, &screen->devinfo);
783    screen->compiler->shader_debug_log = crocus_shader_debug_log;
784    screen->compiler->shader_perf_log = crocus_shader_perf_log;
785    screen->compiler->supports_shader_constants = false;
786    screen->compiler->constant_buffer_0_is_relative = true;
787 
788    if (screen->devinfo.ver >= 7) {
789       screen->l3_config_3d = crocus_get_default_l3_config(&screen->devinfo, false);
790       screen->l3_config_cs = crocus_get_default_l3_config(&screen->devinfo, true);
791    }
792 
793    crocus_disk_cache_init(screen);
794 
795    slab_create_parent(&screen->transfer_pool,
796                       sizeof(struct crocus_transfer), 64);
797 
798    struct pipe_screen *pscreen = &screen->base;
799 
800    crocus_init_screen_fence_functions(pscreen);
801    crocus_init_screen_resource_functions(pscreen);
802 
803    pscreen->destroy = crocus_screen_unref;
804    pscreen->get_name = crocus_get_name;
805    pscreen->get_vendor = crocus_get_vendor;
806    pscreen->get_device_vendor = crocus_get_device_vendor;
807    pscreen->get_screen_fd = crocus_screen_get_fd;
808    pscreen->get_param = crocus_get_param;
809    pscreen->get_shader_param = crocus_get_shader_param;
810    pscreen->get_compute_param = crocus_get_compute_param;
811    pscreen->get_paramf = crocus_get_paramf;
812    pscreen->get_compiler_options = crocus_get_compiler_options;
813    pscreen->get_device_uuid = crocus_get_device_uuid;
814    pscreen->get_driver_uuid = crocus_get_driver_uuid;
815    pscreen->get_disk_shader_cache = crocus_get_disk_shader_cache;
816    pscreen->is_format_supported = crocus_is_format_supported;
817    pscreen->context_create = crocus_create_context;
818    pscreen->get_timestamp = crocus_get_timestamp;
819    pscreen->query_memory_info = crocus_query_memory_info;
820    pscreen->get_driver_query_group_info = crocus_get_monitor_group_info;
821    pscreen->get_driver_query_info = crocus_get_monitor_info;
822 
823    genX_call(&screen->devinfo, crocus_init_screen_state, screen);
824    genX_call(&screen->devinfo, crocus_init_screen_query, screen);
825    return pscreen;
826 }
827