Home
last modified time | relevance | path

Searched defs:DRC (Results 1 – 16 of 16) sorted by relevance

/external/llvm/unittests/Analysis/
DLazyCallGraphTest.cpp494 LazyCallGraph::RefSCC &DRC = *CG.lookupRefSCC(D); in TEST() local
619 LazyCallGraph::RefSCC &DRC = *CG.lookupRefSCC(D1); in TEST() local
683 LazyCallGraph::RefSCC &DRC = *I; in TEST() local
/external/coreboot/src/northbridge/intel/e7505/
De7505.h33 #define DRC 0x7C /* DRAM Controller Mode register, 32 bit */ macro
/external/mesa3d/src/imagination/pco/
Dpco_ops.py111 DRC = enum_type('drc', [ variable
/external/llvm/lib/CodeGen/
DMachineSink.cpp171 const TargetRegisterClass *DRC = MRI->getRegClass(DstReg); in INITIALIZE_PASS_DEPENDENCY() local
DMachineVerifier.cpp978 if (const TargetRegisterClass *DRC = in visitMachineOperand() local
1028 if (const TargetRegisterClass *DRC = in visitMachineOperand() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/
DMachineVerifier.cpp1687 if (const TargetRegisterClass *DRC = in visitMachineOperand() local
1787 if (const TargetRegisterClass *DRC = in visitMachineOperand() local
DMachineSink.cpp232 const TargetRegisterClass *DRC = MRI->getRegClass(DstReg); in INITIALIZE_PASS_DEPENDENCY() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/Hexagon/
DHexagonEarlyIfConv.cpp778 MachineBasicBlock::iterator At, const TargetRegisterClass *DRC, in buildMux()
DHexagonBitSimplify.cpp961 auto *DRC = getFinalVRegClass(RD, MRI); in isTransparentCopy() local
1511 const BitTracker::RegisterCell &DRC = BT.lookup(DR); in processBlock() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/Hexagon/
DHexagonEarlyIfConv.cpp778 MachineBasicBlock::iterator At, const TargetRegisterClass *DRC, in buildMux()
DHexagonBitSimplify.cpp932 auto *DRC = getFinalVRegClass(RD, MRI); in isTransparentCopy() local
1474 const BitTracker::RegisterCell &DRC = BT.lookup(DR); in processBlock() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/CodeGen/
DMachineVerifier.cpp2112 if (const TargetRegisterClass *DRC = in visitMachineOperand() local
2226 if (const TargetRegisterClass *DRC = in visitMachineOperand() local
DMachineSink.cpp283 const TargetRegisterClass *DRC = MRI->getRegClass(DstReg); in INITIALIZE_PASS_DEPENDENCY() local
/external/llvm/lib/Target/Hexagon/
DHexagonBitSimplify.cpp886 auto *DRC = getFinalVRegClass(RD, MRI); in isTransparentCopy() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DSIInstrInfo.cpp3933 const TargetRegisterClass *DRC = RI.getRegClass(OpInfo.RegClass); in isLegalRegOperand() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AMDGPU/
DSIInstrInfo.cpp5063 const TargetRegisterClass *DRC = RI.getRegClass(OpInfo.RegClass); in isLegalRegOperand() local