Home
last modified time | relevance | path

Searched defs:Src0RC (Results 1 – 8 of 8) sorted by relevance

/external/llvm/lib/Target/AMDGPU/
DSIFixSGPRCopies.cpp356 const TargetRegisterClass *DstRC, *Src0RC, *Src1RC; in runOnMachineFunction() local
DSIInstrInfo.cpp2314 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0); in legalizeOperands() local
2709 const TargetRegisterClass *Src0RC = Src0.isReg() ? in splitScalar64BitUnaryOp() local
2763 const TargetRegisterClass *Src0RC = Src0.isReg() ? in splitScalar64BitBinaryOp() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DSIFixSGPRCopies.cpp676 const TargetRegisterClass *DstRC, *Src0RC, *Src1RC; in runOnMachineFunction() local
DSIInstrInfo.cpp4635 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0); in legalizeOperands() local
5308 const TargetRegisterClass *Src0RC = Src0.isReg() ? in splitScalar64BitUnaryOp() local
5371 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0.getReg()); in splitScalar64BitAddSub() local
5435 const TargetRegisterClass *Src0RC = Src0.isReg() ? in splitScalar64BitBinaryOp() local
DAMDGPUInstructionSelector.cpp612 const TargetRegisterClass *Src0RC = in selectG_INSERT() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AMDGPU/
DSIInstrInfo.cpp5948 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0); in legalizeOperands() local
6846 const TargetRegisterClass *Src0RC = Src0.isReg() ? in splitScalar64BitUnaryOp() local
6914 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0.getReg()); in splitScalar64BitAddSub() local
6980 const TargetRegisterClass *Src0RC = Src0.isReg() ? in splitScalar64BitBinaryOp() local
DAMDGPUInstructionSelector.cpp864 const TargetRegisterClass *Src0RC = in selectG_INSERT() local
DSIISelLowering.cpp4102 const TargetRegisterClass *Src0RC = Src0.isReg() in EmitInstrWithCustomInserter() local