Home
last modified time | relevance | path

Searched defs:Srl (Results 1 – 19 of 19) sorted by relevance

/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AMDGPU/
DAMDGPUISelDAGToDAG.cpp66 SDValue Srl = In.getOperand(0); in isExtractHiElt() local
2145 const SDValue &Srl = N->getOperand(0); in SelectS_BFE() local
DSIISelLowering.cpp10885 SDValue Srl = DAG.getNode(ISD::SRL, SL, MVT::i32, Elt, in performExtractVectorEltCombine() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/AMDGPU/
DAMDGPUISelDAGToDAG.cpp350 SDValue Srl = In.getOperand(0); in isExtractHiElt() local
1959 const SDValue &Srl = N->getOperand(0); in SelectS_BFE() local
DSIISelLowering.cpp9386 SDValue Srl = DAG.getNode(ISD::SRL, SL, MVT::i32, Elt, in performExtractVectorEltCombine() local
9922 SDValue Srl = N->getOperand(0); in performCvtF32UByteNCombine() local
/external/llvm/lib/Target/AMDGPU/
DAMDGPUISelDAGToDAG.cpp1260 const SDValue &Srl = N->getOperand(0); in SelectS_BFE() local
/external/swiftshader/third_party/subzero/src/
DIceInstMIPS32.h269 Srl, enumerator
/external/llvm/lib/Target/X86/
DX86ISelDAGToDAG.cpp936 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight); in foldMaskAndShiftToExtract() local
DX86ISelLowering.cpp14907 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW, in ConvertCmpIfNecessary() local
20990 SDValue Srl = in LowerVectorCTPOPBitmath() local
/external/llvm/lib/Target/ARM/
DARMISelDAGToDAG.cpp384 SDValue Srl = N1.getOperand(0); in PreprocessISelDAG() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/X86/
DX86ISelDAGToDAG.cpp1649 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight); in foldMaskAndShiftToExtract() local
DX86ISelLowering.cpp20917 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW, in ConvertCmpIfNecessary() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/Target/ARM/
DARMISelDAGToDAG.cpp421 SDValue Srl = N1.getOperand(0); in PreprocessISelDAG() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/ARM/
DARMISelDAGToDAG.cpp463 SDValue Srl = N1.getOperand(0); in PreprocessISelDAG() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/X86/
DX86ISelDAGToDAG.cpp1930 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, X, Eight); in foldMaskAndShiftToExtract() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/RISCV/
DRISCVISelLowering.cpp8570 SDValue Srl = DAG.getNode(ISD::SRL, DL, MVT::i64, Op0, Op1); in performTRUNCATECombine() local
8817 SDValue Srl = DAG.getNode(ISD::SRL, DL, MVT::i64, Op0, Op1); in performANDCombine() local
/external/swiftshader/third_party/llvm-10.0/llvm/lib/CodeGen/SelectionDAG/
DDAGCombiner.cpp3840 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, Sign, Inexact); in visitSDIVLike() local
5115 SDValue Srl = Not.getOperand(0); in combineShiftAnd1ToBitTest() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/CodeGen/GlobalISel/
DLegalizerHelper.cpp6240 auto Srl = MIRBuilder.buildLShr(DstTy, R, ExponentSub); in lowerFPTOSI() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/CodeGen/SelectionDAG/
DDAGCombiner.cpp4476 SDValue Srl = DAG.getNode(ISD::SRL, DL, VT, Sign, Inexact); in visitSDIVLike() local
/external/swiftshader/third_party/llvm-16.0/llvm/lib/Target/AArch64/
DAArch64ISelLowering.cpp15528 SDValue Srl = And.getOperand(0); in performMulVectorCmpZeroCombine() local