/external/llvm/lib/CodeGen/ |
D | TargetInstrInfoImpl.cpp | 78 unsigned Reg2 = MI->getOperand(Idx2).getReg(); in commuteInstruction() local 93 ? (ChangeReg0 ? Reg2 : MI->getOperand(0).getReg()) : 0; in commuteInstruction() 99 .addReg(Reg2, getKillRegState(Reg2IsKill)) in commuteInstruction() 103 .addReg(Reg2, getKillRegState(Reg2IsKill)) in commuteInstruction() 108 MI->getOperand(0).setReg(Reg2); in commuteInstruction() 110 MI->getOperand(Idx1).setReg(Reg2); in commuteInstruction()
|
D | AggressiveAntiDepBreaker.h | 104 unsigned UnionGroups(unsigned Reg1, unsigned Reg2);
|
D | StrongPHIElimination.cpp | 440 void StrongPHIElimination::unionRegs(unsigned Reg1, unsigned Reg2) { in unionRegs() argument 442 Node *Node2 = RegNodeMap[Reg2]->getLeader(); in unionRegs()
|
D | AggressiveAntiDepBreaker.cpp | 80 unsigned AggressiveAntiDepState::UnionGroups(unsigned Reg1, unsigned Reg2) in UnionGroups() argument 87 unsigned Group2 = GetGroup(Reg2); in UnionGroups()
|
/external/llvm/utils/TableGen/ |
D | CodeGenRegisters.cpp | 452 CodeGenRegister *Reg2 = i1->second; in computeComposites() local 454 if (Reg1 == Reg2) in computeComposites() 456 const CodeGenRegister::SubRegMap &SRM2 = Reg2->getSubRegs(); in computeComposites() 463 if (Reg2 == Reg3) in computeComposites() 546 CodeGenRegister *Reg2 = getReg(RegList[i2]); in computeOverlaps() local 547 CodeGenRegister::Set &Overlaps2 = Map[Reg2]; in computeOverlaps() 548 const CodeGenRegister::SuperRegList &Supers2 = Reg2->getSuperRegs(); in computeOverlaps() 550 Overlaps.insert(Reg2); in computeOverlaps()
|
/external/llvm/lib/Target/SystemZ/ |
D | SystemZInstrBuilder.h | 84 unsigned Reg1, bool isKill1, unsigned Reg2, bool isKill2) { in addRegReg() argument 86 .addReg(Reg2, getKillRegState(isKill2)); in addRegReg()
|
/external/llvm/lib/Target/X86/ |
D | X86InstrBuilder.h | 117 unsigned Reg2, bool isKill2) { in addRegReg() argument 119 .addReg(Reg2, getKillRegState(isKill2)).addImm(0).addReg(0); in addRegReg()
|
D | X86FastISel.cpp | 1424 unsigned Reg2 = getRegForValue(Op2); in X86VisitIntrinsicCall() local 1426 if (Reg1 == 0 || Reg2 == 0) in X86VisitIntrinsicCall() 1442 .addReg(Reg1).addReg(Reg2); in X86VisitIntrinsicCall()
|
/external/llvm/lib/Target/PowerPC/ |
D | PPCInstrInfo.cpp | 119 unsigned Reg2 = MI->getOperand(2).getReg(); in commuteInstruction() local 139 unsigned Reg0 = ChangeReg0 ? Reg2 : MI->getOperand(0).getReg(); in commuteInstruction() 143 .addReg(Reg2, getKillRegState(Reg2IsKill)) in commuteInstruction() 150 MI->getOperand(0).setReg(Reg2); in commuteInstruction() 152 MI->getOperand(1).setReg(Reg2); in commuteInstruction()
|
/external/llvm/include/llvm/Target/ |
D | TargetRegisterInfo.h | 105 bool contains(unsigned Reg1, unsigned Reg2) const { in contains() argument 106 return contains(Reg1) && contains(Reg2); in contains()
|
/external/llvm/lib/Target/ARM/ |
D | Thumb2SizeReduction.cpp | 602 unsigned Reg2 = MI->getOperand(2).getReg(); in ReduceTo2Addr() local 603 if (Entry.LowRegs2 && !isARMLowRegister(Reg2)) in ReduceTo2Addr()
|
/external/llvm/lib/Target/Mips/ |
D | MipsISelLowering.cpp | 1632 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize); in CC_MipsO32() local 1633 if (Reg2 == Mips::A1 || Reg2 == Mips::A3) in CC_MipsO32() 2086 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(), in LowerFormalArguments() local 2088 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT); in LowerFormalArguments()
|