Home
last modified time | relevance | path

Searched refs:CP0C1_IL (Results 1 – 2 of 2) sorted by relevance

/external/qemu/target-mips/
Dtranslate_init.c106 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
127 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
146 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
165 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
185 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
205 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
225 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
246 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
269 (0 << CP0C1_IS) | (3 << CP0C1_IL) | (1 << CP0C1_IA) |
353 (1 << CP0C1_IS) | (4 << CP0C1_IL) | (1 << CP0C1_IA) |
[all …]
Dcpu.h339 #define CP0C1_IL 19 macro