Name | Date | Size | #Lines | LOC | ||
---|---|---|---|---|---|---|
.. | - | - | ||||
MCTargetDesc/ | 03-May-2024 | - | 246 | 129 | ||
TargetInfo/ | 03-May-2024 | - | 70 | 41 | ||
CMakeLists.txt | D | 03-May-2024 | 840 | 30 | 25 | |
DelaySlotFiller.cpp | D | 03-May-2024 | 8.8 KiB | 321 | 234 | |
FPMover.cpp | D | 03-May-2024 | 5 KiB | 142 | 102 | |
LLVMBuild.txt | D | 03-May-2024 | 929 | 33 | 29 | |
Makefile | D | 03-May-2024 | 675 | 23 | 8 | |
README.txt | D | 03-May-2024 | 1.4 KiB | 60 | 47 | |
Sparc.h | D | 03-May-2024 | 3.7 KiB | 109 | 81 | |
Sparc.td | D | 03-May-2024 | 2.7 KiB | 73 | 59 | |
SparcAsmPrinter.cpp | D | 03-May-2024 | 8.8 KiB | 262 | 196 | |
SparcCallingConv.td | D | 03-May-2024 | 1.4 KiB | 37 | 32 | |
SparcFrameLowering.cpp | D | 03-May-2024 | 3 KiB | 81 | 47 | |
SparcFrameLowering.h | D | 03-May-2024 | 1.1 KiB | 41 | 18 | |
SparcISelDAGToDAG.cpp | D | 03-May-2024 | 7.2 KiB | 212 | 150 | |
SparcISelLowering.cpp | D | 03-May-2024 | 49.7 KiB | 1,279 | 958 | |
SparcISelLowering.h | D | 03-May-2024 | 3.7 KiB | 97 | 62 | |
SparcInstrFormats.td | D | 03-May-2024 | 3.1 KiB | 115 | 89 | |
SparcInstrInfo.cpp | D | 03-May-2024 | 11.6 KiB | 358 | 263 | |
SparcInstrInfo.h | D | 03-May-2024 | 4.4 KiB | 108 | 57 | |
SparcInstrInfo.td | D | 03-May-2024 | 33.4 KiB | 826 | 714 | |
SparcMachineFunctionInfo.cpp | D | 03-May-2024 | 448 | 15 | 3 | |
SparcMachineFunctionInfo.h | D | 03-May-2024 | 1.6 KiB | 49 | 24 | |
SparcRegisterInfo.cpp | D | 03-May-2024 | 4.1 KiB | 123 | 86 | |
SparcRegisterInfo.h | D | 03-May-2024 | 1.7 KiB | 59 | 27 | |
SparcRegisterInfo.td | D | 03-May-2024 | 6.1 KiB | 161 | 147 | |
SparcSelectionDAGInfo.cpp | D | 03-May-2024 | 749 | 24 | 8 | |
SparcSelectionDAGInfo.h | D | 03-May-2024 | 832 | 32 | 12 | |
SparcSubtarget.cpp | D | 03-May-2024 | 1.3 KiB | 47 | 25 | |
SparcSubtarget.h | D | 03-May-2024 | 1.7 KiB | 60 | 34 | |
SparcTargetMachine.cpp | D | 03-May-2024 | 3.6 KiB | 99 | 67 | |
SparcTargetMachine.h | D | 03-May-2024 | 2.9 KiB | 88 | 60 |
README.txt
1 2To-do 3----- 4 5* Keep the address of the constant pool in a register instead of forming its 6 address all of the time. 7* We can fold small constant offsets into the %hi/%lo references to constant 8 pool addresses as well. 9* When in V9 mode, register allocate %icc[0-3]. 10* Add support for isel'ing UMUL_LOHI instead of marking it as Expand. 11* Emit the 'Branch on Integer Register with Prediction' instructions. It's 12 not clear how to write a pattern for this though: 13 14float %t1(int %a, int* %p) { 15 %C = seteq int %a, 0 16 br bool %C, label %T, label %F 17T: 18 store int 123, int* %p 19 br label %F 20F: 21 ret float undef 22} 23 24codegens to this: 25 26t1: 27 save -96, %o6, %o6 281) subcc %i0, 0, %l0 291) bne .LBBt1_2 ! F 30 nop 31.LBBt1_1: ! T 32 or %g0, 123, %l0 33 st %l0, [%i1] 34.LBBt1_2: ! F 35 restore %g0, %g0, %g0 36 retl 37 nop 38 391) should be replaced with a brz in V9 mode. 40 41* Same as above, but emit conditional move on register zero (p192) in V9 42 mode. Testcase: 43 44int %t1(int %a, int %b) { 45 %C = seteq int %a, 0 46 %D = select bool %C, int %a, int %b 47 ret int %D 48} 49 50* Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling 51 with the Y register, if they are faster. 52 53* Codegen bswap(load)/store(bswap) -> load/store ASI 54 55* Implement frame pointer elimination, e.g. eliminate save/restore for 56 leaf fns. 57* Fill delay slots 58 59* Implement JIT support 60