/external/qemu/tcg/sparc/ |
D | tcg-target.h | 134 #define TCG_AREG0 TCG_REG_G2 macro 136 #define TCG_AREG0 TCG_REG_G5 macro 138 #define TCG_AREG0 TCG_REG_G6 macro
|
D | tcg-target.c | 781 tcg_out_arith(s, arg1, TCG_AREG0, arg1, ARITH_ADD); in tcg_out_qemu_ld() 811 tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK, in tcg_out_qemu_ld() 814 tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK, in tcg_out_qemu_ld() 993 tcg_out_arith(s, arg1, TCG_AREG0, arg1, ARITH_ADD); in tcg_out_qemu_st() 1026 tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK, in tcg_out_qemu_st() 1029 tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK, in tcg_out_qemu_st() 1159 tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK, in tcg_out_op() 1162 tcg_out_ldst(s, TCG_AREG0, TCG_REG_CALL_STACK, in tcg_out_op()
|
/external/qemu/tcg/i386/ |
D | tcg-target.h | 119 #define TCG_AREG0 TCG_REG_R14 macro 123 #define TCG_AREG0 TCG_REG_EBP macro
|
D | tcg-target.c | 1028 tcg_out_modrm_sib_offset(s, OPC_LEA + P_REXW, r1, TCG_AREG0, r1, 0, in tcg_out_tlb_load()
|
/external/qemu/tcg/ppc64/ |
D | tcg-target.h | 106 #define TCG_AREG0 TCG_REG_R27 macro
|
D | tcg-target.c | 583 tcg_out32 (s, ADD | RT (r0) | RA (r0) | RB (TCG_AREG0)); in tcg_out_tlb_read() 601 tcg_out32 (s, ADD | TAB (r0, r0, TCG_AREG0)); in tcg_out_tlb_read()
|
/external/qemu/tcg/x86_64/ |
D | tcg-target.h | 89 #define TCG_AREG0 TCG_REG_R14 macro
|
D | tcg-target.c | 596 tcg_out_modrm_offset2(s, 0x8d | P_REXW, r1, r1, TCG_AREG0, 0, in tcg_out_qemu_ld() 791 tcg_out_modrm_offset2(s, 0x8d | P_REXW, r1, r1, TCG_AREG0, 0, in tcg_out_qemu_st()
|
/external/qemu/tcg/arm/ |
D | tcg-target.h | 80 TCG_AREG0 = TCG_REG_R7, enumerator
|
D | tcg-target.c | 997 tcg_out_dat_reg(s, COND_AL, ARITH_ADD, TCG_REG_R0, TCG_AREG0, in tcg_out_qemu_ld() 1218 TCG_AREG0, TCG_REG_R0, SHIFT_IMM_LSL(CPU_TLB_ENTRY_BITS)); in tcg_out_qemu_st()
|
/external/qemu/tcg/ppc/ |
D | tcg-target.h | 96 #define TCG_AREG0 TCG_REG_R27 macro
|
D | tcg-target.c | 564 tcg_out32 (s, ADD | RT (r0) | RA (r0) | RB (TCG_AREG0)); in tcg_out_qemu_ld() 760 tcg_out32 (s, ADD | RT (r0) | RA (r0) | RB (TCG_AREG0)); in tcg_out_qemu_st()
|
/external/qemu/tcg/hppa/ |
D | tcg-target.h | 106 #define TCG_AREG0 TCG_REG_R17 macro
|
D | tcg-target.c | 914 tcg_out_arith(s, r1, r1, TCG_AREG0, INSN_ADDL); in tcg_out_tlb_read()
|
/external/qemu/ |
D | translate-all.c | 89 tcg_set_frame(&tcg_ctx, TCG_AREG0, offsetof(CPUState, temp_buf), in cpu_gen_init()
|
/external/qemu/target-mips/ |
D | translate.c | 8538 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); in mips_tcg_init() 8541 cpu_gpr[i] = tcg_global_mem_new(TCG_AREG0, in mips_tcg_init() 8544 cpu_PC = tcg_global_mem_new(TCG_AREG0, in mips_tcg_init() 8547 cpu_HI[i] = tcg_global_mem_new(TCG_AREG0, in mips_tcg_init() 8550 cpu_LO[i] = tcg_global_mem_new(TCG_AREG0, in mips_tcg_init() 8553 cpu_ACX[i] = tcg_global_mem_new(TCG_AREG0, in mips_tcg_init() 8557 cpu_dspctrl = tcg_global_mem_new(TCG_AREG0, in mips_tcg_init() 8560 bcond = tcg_global_mem_new(TCG_AREG0, in mips_tcg_init() 8562 btarget = tcg_global_mem_new(TCG_AREG0, in mips_tcg_init() 8564 hflags = tcg_global_mem_new_i32(TCG_AREG0, in mips_tcg_init() [all …]
|
/external/qemu/target-arm/ |
D | translate.c | 117 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); in arm_translate_init() 120 cpu_R[i] = tcg_global_mem_new_i32(TCG_AREG0, in arm_translate_init() 124 cpu_exclusive_addr = tcg_global_mem_new_i32(TCG_AREG0, in arm_translate_init() 126 cpu_exclusive_val = tcg_global_mem_new_i32(TCG_AREG0, in arm_translate_init() 128 cpu_exclusive_high = tcg_global_mem_new_i32(TCG_AREG0, in arm_translate_init() 131 cpu_exclusive_test = tcg_global_mem_new_i32(TCG_AREG0, in arm_translate_init() 133 cpu_exclusive_info = tcg_global_mem_new_i32(TCG_AREG0, in arm_translate_init()
|
/external/qemu/target-i386/ |
D | translate.c | 7583 cpu_env = tcg_global_reg_new_ptr(TCG_AREG0, "env"); in optimize_flags_init() 7584 cpu_cc_op = tcg_global_mem_new_i32(TCG_AREG0, in optimize_flags_init() 7586 cpu_cc_src = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_src), in optimize_flags_init() 7588 cpu_cc_dst = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_dst), in optimize_flags_init() 7590 cpu_cc_tmp = tcg_global_mem_new(TCG_AREG0, offsetof(CPUState, cc_tmp), in optimize_flags_init()
|