/external/llvm/include/llvm/CodeGen/ |
D | ISDOpcodes.h | 447 FCEIL, FTRUNC, FRINT, FNEARBYINT, FFLOOR, enumerator
|
/external/chromium_org/third_party/mesa/src/src/gallium/drivers/radeon/ |
D | AMDGPUISelLowering.cpp | 37 setOperationAction(ISD::FRINT, MVT::f32, Legal); in AMDGPUTargetLowering() 142 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1)); in LowerINTRINSIC_WO_CHAIN()
|
/external/mesa3d/src/gallium/drivers/radeon/ |
D | AMDGPUISelLowering.cpp | 37 setOperationAction(ISD::FRINT, MVT::f32, Legal); in AMDGPUTargetLowering() 142 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1)); in LowerINTRINSIC_WO_CHAIN()
|
/external/llvm/lib/Target/PowerPC/ |
D | PPCCTRLoops.cpp | 260 case Intrinsic::rint: Opcode = ISD::FRINT; break; in mightUseCTR() 311 Opcode = ISD::FRINT; break; in mightUseCTR()
|
D | PPCISelLowering.cpp | 105 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand); in PPCTargetLowering() 171 setOperationAction(ISD::FRINT, MVT::f64, Legal); in PPCTargetLowering() 172 setOperationAction(ISD::FRINT, MVT::f32, Legal); in PPCTargetLowering() 415 setOperationAction(ISD::FRINT, VT, Expand); in PPCTargetLowering()
|
/external/llvm/lib/Target/R600/ |
D | AMDGPUISelLowering.cpp | 51 setOperationAction(ISD::FRINT, MVT::f32, Legal); in AMDGPUTargetLowering() 246 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1)); in LowerINTRINSIC_WO_CHAIN()
|
/external/llvm/lib/CodeGen/ |
D | TargetLoweringBase.cpp | 708 setOperationAction(ISD::FRINT, MVT::f16, Expand); in initActions() 718 setOperationAction(ISD::FRINT, MVT::f32, Expand); in initActions() 728 setOperationAction(ISD::FRINT, MVT::f64, Expand); in initActions() 738 setOperationAction(ISD::FRINT, MVT::f128, Expand); in initActions()
|
D | BasicTargetTransformInfo.cpp | 451 case Intrinsic::rint: ISD = ISD::FRINT; break; in getIntrinsicInstrCost()
|
/external/llvm/lib/CodeGen/SelectionDAG/ |
D | SelectionDAGDumper.cpp | 143 case ISD::FRINT: return "frint"; in getOperationName()
|
D | LegalizeVectorOps.cpp | 242 case ISD::FRINT: in LegalizeOp()
|
D | LegalizeFloatTypes.cpp | 90 case ISD::FRINT: R = SoftenFloatRes_FRINT(N); break; in SoftenFloatResult() 819 case ISD::FRINT: ExpandFloatRes_FRINT(N, Lo, Hi); break; in ExpandFloatResult()
|
D | LegalizeVectorTypes.cpp | 85 case ISD::FRINT: in ScalarizeVectorResult() 542 case ISD::FRINT: in SplitVectorResult() 1509 case ISD::FRINT: in WidenVectorResult()
|
D | SelectionDAGBuilder.cpp | 4916 case Intrinsic::rint: Opcode = ISD::FRINT; break; in visitIntrinsicCall() 5644 if (visitUnaryFloatCall(I, ISD::FRINT)) in visitCall()
|
D | LegalizeDAG.cpp | 3222 case ISD::FRINT: in ExpandNode()
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64ISelLowering.cpp | 162 setOperationAction(ISD::FRINT, MVT::f32, Legal); in AArch64TargetLowering() 163 setOperationAction(ISD::FRINT, MVT::f64, Legal); in AArch64TargetLowering() 226 setOperationAction(ISD::FRINT, MVT::f128, Expand); in AArch64TargetLowering()
|
D | AArch64InstrInfo.td | 2052 // Contains: FMOV, FABS, FNEG, FSQRT, FCVT, FRINT[NPMZAXI].
|
/external/llvm/include/llvm/Target/ |
D | TargetSelectionDAG.td | 381 def frint : SDNode<"ISD::FRINT" , SDTFPUnaryOp>;
|
/external/llvm/lib/Target/X86/ |
D | X86ISelLowering.cpp | 775 setOperationAction(ISD::FRINT, MVT::f80, Expand); in resetOperationActions() 828 setOperationAction(ISD::FRINT, VT, Expand); in resetOperationActions() 1041 setOperationAction(ISD::FRINT, MVT::f32, Legal); in resetOperationActions() 1046 setOperationAction(ISD::FRINT, MVT::f64, Legal); in resetOperationActions() 1052 setOperationAction(ISD::FRINT, MVT::v4f32, Legal); in resetOperationActions() 1057 setOperationAction(ISD::FRINT, MVT::v2f64, Legal); in resetOperationActions() 1135 setOperationAction(ISD::FRINT, MVT::v8f32, Legal); in resetOperationActions() 1148 setOperationAction(ISD::FRINT, MVT::v4f64, Legal); in resetOperationActions()
|
/external/llvm/lib/Target/SystemZ/ |
D | SystemZISelLowering.cpp | 210 setOperationAction(ISD::FRINT, VT, Legal); in SystemZTargetLowering()
|
/external/llvm/lib/Target/ARM/ |
D | ARMISelLowering.cpp | 504 setOperationAction(ISD::FRINT, MVT::v2f64, Expand); in ARMTargetLowering() 521 setOperationAction(ISD::FRINT, MVT::v4f32, Expand); in ARMTargetLowering() 538 setOperationAction(ISD::FRINT, MVT::v2f32, Expand); in ARMTargetLowering()
|
/external/llvm/lib/Target/ |
D | README.txt | 528 We should add an FRINT node to the DAG to model targets that have legal
|