/external/chromium_org/v8/src/x64/ |
D | codegen-x64.h | 116 Register base_reg, 121 : base_reg_(base_reg), in base_reg_() argument 129 Register base_reg, 134 : base_reg_(base_reg), in base_reg_() argument 142 Register base_reg, 147 : base_reg_(base_reg), in base_reg_() argument
|
D | disasm-x64.cc | 363 int base_reg(int low_bits) { return low_bits | ((rex_ & 0x01) << 3); } in base_reg() function in disasm::DisassemblerX64 1434 NameOfCPURegister(base_reg(current & 0x07))); in InstructionDecode() 1440 NameOfCPURegister(base_reg(current & 0x07))); in InstructionDecode() 1463 NameOfCPURegister(base_reg(current & 0x07)), in InstructionDecode()
|
D | macro-assembler-x64.cc | 702 Register base_reg = r15; in CallApiFunctionAndReturn() local 703 Move(base_reg, next_address); in CallApiFunctionAndReturn() 704 movq(prev_next_address_reg, Operand(base_reg, kNextOffset)); in CallApiFunctionAndReturn() 705 movq(prev_limit_reg, Operand(base_reg, kLimitOffset)); in CallApiFunctionAndReturn() 706 addl(Operand(base_reg, kLevelOffset), Immediate(1)); in CallApiFunctionAndReturn() 757 subl(Operand(base_reg, kLevelOffset), Immediate(1)); in CallApiFunctionAndReturn() 758 movq(Operand(base_reg, kNextOffset), prev_next_address_reg); in CallApiFunctionAndReturn() 759 cmpq(prev_limit_reg, Operand(base_reg, kLimitOffset)); in CallApiFunctionAndReturn() 820 movq(Operand(base_reg, kLimitOffset), prev_limit_reg); in CallApiFunctionAndReturn()
|
D | assembler-x64.cc | 214 int base_reg = (has_sib ? operand.buf_[1] : modrm) & 0x07; in Operand() local 217 bool is_baseless = (mode == 0) && (base_reg == 0x05); // No base or RIP base. in Operand() 237 } else if (disp_value != 0 || (base_reg == 0x05)) { in Operand()
|
/external/mesa3d/src/mesa/drivers/dri/i965/ |
D | brw_vec4_reg_allocate.cpp | 131 for (int base_reg = j; in brw_alloc_reg_set_for_classes() local 132 base_reg < j + class_sizes[i]; in brw_alloc_reg_set_for_classes() 133 base_reg++) { in brw_alloc_reg_set_for_classes() 134 ra_add_transitive_reg_conflict(brw->vs.regs, base_reg, reg); in brw_alloc_reg_set_for_classes()
|
D | brw_fs_reg_allocate.cpp | 119 for (int base_reg = j; in brw_alloc_reg_set_for_classes() local 120 base_reg < j + class_sizes[i]; in brw_alloc_reg_set_for_classes() 121 base_reg++) { in brw_alloc_reg_set_for_classes() 122 ra_add_transitive_reg_conflict(brw->wm.regs, base_reg, reg); in brw_alloc_reg_set_for_classes()
|
D | brw_blorp_blit.cpp | 493 void alloc_push_const_regs(int base_reg); 743 brw_blorp_blit_program::alloc_push_const_regs(int base_reg) in alloc_push_const_regs() argument 748 brw_uw1_reg(BRW_GENERAL_REGISTER_FILE, base_reg, CONST_LOC(name) / 2) in alloc_push_const_regs()
|
D | brw_wm_emit.c | 1323 GLuint base_reg, in fire_fb_write() argument 1343 brw_message_reg(base_reg + 1), in fire_fb_write() 1357 base_reg, in fire_fb_write()
|
/external/chromium_org/third_party/mesa/src/src/mesa/drivers/dri/i965/ |
D | brw_vec4_reg_allocate.cpp | 131 for (int base_reg = j; in brw_alloc_reg_set_for_classes() local 132 base_reg < j + class_sizes[i]; in brw_alloc_reg_set_for_classes() 133 base_reg++) { in brw_alloc_reg_set_for_classes() 134 ra_add_transitive_reg_conflict(brw->vs.regs, base_reg, reg); in brw_alloc_reg_set_for_classes()
|
D | brw_fs_reg_allocate.cpp | 119 for (int base_reg = j; in brw_alloc_reg_set_for_classes() local 120 base_reg < j + class_sizes[i]; in brw_alloc_reg_set_for_classes() 121 base_reg++) { in brw_alloc_reg_set_for_classes() 122 ra_add_transitive_reg_conflict(brw->wm.regs, base_reg, reg); in brw_alloc_reg_set_for_classes()
|
D | brw_blorp_blit.cpp | 493 void alloc_push_const_regs(int base_reg); 743 brw_blorp_blit_program::alloc_push_const_regs(int base_reg) in alloc_push_const_regs() argument 748 brw_uw1_reg(BRW_GENERAL_REGISTER_FILE, base_reg, CONST_LOC(name) / 2) in alloc_push_const_regs()
|
D | brw_wm_emit.c | 1323 GLuint base_reg, in fire_fb_write() argument 1343 brw_message_reg(base_reg + 1), in fire_fb_write() 1357 base_reg, in fire_fb_write()
|
/external/chromium_org/third_party/mesa/src/src/mesa/program/ |
D | register_allocate.c | 219 unsigned int base_reg, unsigned int reg) in ra_add_transitive_reg_conflict() argument 223 ra_add_reg_conflict(regs, reg, base_reg); in ra_add_transitive_reg_conflict() 225 for (i = 0; i < regs->regs[base_reg].num_conflicts; i++) { in ra_add_transitive_reg_conflict() 226 ra_add_reg_conflict(regs, reg, regs->regs[base_reg].conflict_list[i]); in ra_add_transitive_reg_conflict()
|
D | register_allocate.h | 44 unsigned int base_reg, unsigned int reg);
|
/external/mesa3d/src/mesa/program/ |
D | register_allocate.c | 219 unsigned int base_reg, unsigned int reg) in ra_add_transitive_reg_conflict() argument 223 ra_add_reg_conflict(regs, reg, base_reg); in ra_add_transitive_reg_conflict() 225 for (i = 0; i < regs->regs[base_reg].num_conflicts; i++) { in ra_add_transitive_reg_conflict() 226 ra_add_reg_conflict(regs, reg, regs->regs[base_reg].conflict_list[i]); in ra_add_transitive_reg_conflict()
|
D | register_allocate.h | 44 unsigned int base_reg, unsigned int reg);
|
/external/qemu/ |
D | gdbstub.c | 258 int base_reg; member 1390 if (r->base_reg <= reg && reg < r->base_reg + r->num_regs) { in gdb_read_register() 1391 return r->get_reg(env, mem_buf, reg - r->base_reg); in gdb_read_register() 1405 if (r->base_reg <= reg && reg < r->base_reg + r->num_regs) { in gdb_write_register() 1406 return r->set_reg(env, mem_buf, reg - r->base_reg); in gdb_write_register() 1427 s->base_reg = last_reg; in gdb_register_coprocessor() 1443 if (g_pos != s->base_reg) { in gdb_register_coprocessor() 1445 "Expected %d got %d\n", xml, g_pos, s->base_reg); in gdb_register_coprocessor()
|
/external/chromium_org/third_party/mesa/src/src/mesa/drivers/dri/radeon/ |
D | radeon_state_init.c | 423 uint32_t base_reg; in cube_emit_cs() local 435 case 1: base_reg = RADEON_PP_CUBIC_OFFSET_T1_0; break; in cube_emit_cs() 436 case 2: base_reg = RADEON_PP_CUBIC_OFFSET_T2_0; break; in cube_emit_cs() 438 case 0: base_reg = RADEON_PP_CUBIC_OFFSET_T0_0; break; in cube_emit_cs() 444 OUT_BATCH(CP_PACKET0(base_reg + (4 * j), 0)); in cube_emit_cs()
|
/external/mesa3d/src/mesa/drivers/dri/radeon/ |
D | radeon_state_init.c | 423 uint32_t base_reg; in cube_emit_cs() local 435 case 1: base_reg = RADEON_PP_CUBIC_OFFSET_T1_0; break; in cube_emit_cs() 436 case 2: base_reg = RADEON_PP_CUBIC_OFFSET_T2_0; break; in cube_emit_cs() 438 case 0: base_reg = RADEON_PP_CUBIC_OFFSET_T0_0; break; in cube_emit_cs() 444 OUT_BATCH(CP_PACKET0(base_reg + (4 * j), 0)); in cube_emit_cs()
|
/external/v8/src/x64/ |
D | disasm-x64.cc | 358 int base_reg(int low_bits) { return low_bits | ((rex_ & 0x01) << 3); } in base_reg() function in disasm::DisassemblerX64 1374 NameOfCPURegister(base_reg(current & 0x07))); in InstructionDecode() 1380 NameOfCPURegister(base_reg(current & 0x07))); in InstructionDecode() 1403 NameOfCPURegister(base_reg(current & 0x07)), in InstructionDecode()
|
D | macro-assembler-x64.cc | 698 Register base_reg = r15; in CallApiFunctionAndReturn() local 699 movq(base_reg, next_address); in CallApiFunctionAndReturn() 700 movq(prev_next_address_reg, Operand(base_reg, kNextOffset)); in CallApiFunctionAndReturn() 701 movq(prev_limit_reg, Operand(base_reg, kLimitOffset)); in CallApiFunctionAndReturn() 702 addl(Operand(base_reg, kLevelOffset), Immediate(1)); in CallApiFunctionAndReturn() 721 subl(Operand(base_reg, kLevelOffset), Immediate(1)); in CallApiFunctionAndReturn() 722 movq(Operand(base_reg, kNextOffset), prev_next_address_reg); in CallApiFunctionAndReturn() 723 cmpq(prev_limit_reg, Operand(base_reg, kLimitOffset)); in CallApiFunctionAndReturn() 745 movq(Operand(base_reg, kLimitOffset), prev_limit_reg); in CallApiFunctionAndReturn()
|
D | assembler-x64.cc | 274 int base_reg = (has_sib ? operand.buf_[1] : modrm) & 0x07; in Operand() local 277 bool is_baseless = (mode == 0) && (base_reg == 0x05); // No base or RIP base. in Operand() 297 } else if (disp_value != 0 || (base_reg == 0x05)) { in Operand()
|