/external/llvm/lib/Target/Sparc/ |
D | SparcISelDAGToDAG.cpp | 175 case ISD::MULHU: in Select() 180 unsigned Opcode = N->getOpcode() == ISD::MULHU ? SP::UMULrr : SP::SMULrr; in Select()
|
/external/chromium_org/third_party/mesa/src/src/gallium/drivers/radeon/ |
D | AMDGPUISelLowering.cpp | 199 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den); in LowerUDIVREM() 211 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP); in LowerUDIVREM() 224 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num); in LowerUDIVREM()
|
D | AMDILISelLowering.cpp | 174 setOperationAction(ISD::MULHU, MVT::i64, Expand); in InitAMDILLowering() 175 setOperationAction(ISD::MULHU, MVT::v2i64, Expand); in InitAMDILLowering()
|
/external/mesa3d/src/gallium/drivers/radeon/ |
D | AMDGPUISelLowering.cpp | 199 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den); in LowerUDIVREM() 211 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP); in LowerUDIVREM() 224 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num); in LowerUDIVREM()
|
D | AMDILISelLowering.cpp | 174 setOperationAction(ISD::MULHU, MVT::i64, Expand); in InitAMDILLowering() 175 setOperationAction(ISD::MULHU, MVT::v2i64, Expand); in InitAMDILLowering()
|
/external/llvm/lib/Target/Mips/ |
D | Mips16ISelDAGToDAG.cpp | 303 case ISD::MULHU: { in selectNode() 304 MultOpc = (Opcode == ISD::MULHU ? Mips::MultuRxRy16 : Mips::MultRxRy16); in selectNode()
|
D | MipsSEISelLowering.cpp | 95 setOperationAction(ISD::MULHU, MVT::i32, Custom); in MipsSETargetLowering() 99 setOperationAction(ISD::MULHU, MVT::i64, Custom); in MipsSETargetLowering() 148 case ISD::MULHU: return lowerMulDiv(Op, MipsISD::Multu, false, true, DAG); in LowerOperation()
|
/external/llvm/lib/Target/R600/ |
D | AMDGPUISelLowering.cpp | 358 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den); in LowerUDIVREM() 370 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP); in LowerUDIVREM() 383 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num); in LowerUDIVREM()
|
D | AMDILISelLowering.cpp | 158 setOperationAction(ISD::MULHU, MVT::i64, Expand); in InitAMDILLowering() 159 setOperationAction(ISD::MULHU, MVT::v2i64, Expand); in InitAMDILLowering()
|
/external/llvm/include/llvm/CodeGen/ |
D | ISDOpcodes.h | 292 MULHU, MULHS, enumerator
|
D | SelectionDAG.h | 932 case ISD::MULHU:
|
/external/llvm/lib/CodeGen/SelectionDAG/ |
D | SelectionDAGDumper.cpp | 155 case ISD::MULHU: return "mulhu"; in getOperationName()
|
D | TargetLowering.cpp | 2565 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) : in BuildUDIV() 2566 isOperationLegalOrCustom(ISD::MULHU, VT)) in BuildUDIV() 2567 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT)); in BuildUDIV()
|
D | LegalizeDAG.cpp | 3351 case ISD::MULHU: in ExpandNode() 3353 unsigned ExpandOpcode = Node->getOpcode() == ISD::MULHU ? ISD::UMUL_LOHI : in ExpandNode() 3380 bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, VT); in ExpandNode() 3459 { { ISD::MULHU, ISD::UMUL_LOHI, ISD::ZERO_EXTEND }, in ExpandNode()
|
D | LegalizeIntegerTypes.cpp | 1920 bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, NVT); in ExpandIntRes_MUL() 1945 Hi = DAG.getNode(ISD::MULHU, dl, NVT, LL, RL); in ExpandIntRes_MUL() 1978 Hi = DAG.getNode(ISD::MULHU, dl, NVT, LL, RL); in ExpandIntRes_MUL()
|
D | LegalizeVectorTypes.cpp | 1461 case ISD::MULHU: in WidenVectorResult()
|
D | DAGCombiner.cpp | 1119 case ISD::MULHU: return visitMULHU(N); in visit() 2296 SDValue Res = SimplifyNodeWithTwoResults(N, ISD::MUL, ISD::MULHU); in visitUMUL_LOHI()
|
D | SelectionDAG.cpp | 2852 case ISD::MULHU: in getNode()
|
/external/llvm/lib/Target/MSP430/ |
D | MSP430ISelLowering.cpp | 145 setOperationAction(ISD::MULHU, MVT::i8, Expand); in MSP430TargetLowering() 150 setOperationAction(ISD::MULHU, MVT::i16, Expand); in MSP430TargetLowering()
|
/external/llvm/include/llvm/Target/ |
D | TargetSelectionDAG.td | 321 def mulhu : SDNode<"ISD::MULHU" , SDTIntBinOp, [SDNPCommutative]>;
|
/external/llvm/lib/Target/XCore/ |
D | XCoreISelLowering.cpp | 105 setOperationAction(ISD::MULHU, MVT::i32, Expand); in XCoreTargetLowering()
|
/external/llvm/lib/Target/SystemZ/ |
D | SystemZISelLowering.cpp | 133 setOperationAction(ISD::MULHU, VT, Expand); in SystemZTargetLowering()
|
/external/llvm/lib/Target/ARM/ |
D | ARMISelLowering.cpp | 650 setOperationAction(ISD::MULHU, MVT::i32, Expand); in ARMTargetLowering()
|
/external/llvm/lib/Target/X86/ |
D | X86ISelLowering.cpp | 419 setOperationAction(ISD::MULHU, VT, Expand); in resetOperationActions()
|