1 //===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===// 2 // 3 // The LLVM Compiler Infrastructure 4 // 5 // This file is distributed under the University of Illinois Open Source 6 // License. See LICENSE.TXT for details. 7 // 8 //===----------------------------------------------------------------------===// 9 // 10 // This file defines the interfaces that Mips uses to lower LLVM code into a 11 // selection DAG. 12 // 13 //===----------------------------------------------------------------------===// 14 15 #ifndef MipsISELLOWERING_H 16 #define MipsISELLOWERING_H 17 18 #include "MCTargetDesc/MipsBaseInfo.h" 19 #include "Mips.h" 20 #include "llvm/CodeGen/CallingConvLower.h" 21 #include "llvm/CodeGen/SelectionDAG.h" 22 #include "llvm/IR/Function.h" 23 #include "llvm/Target/TargetLowering.h" 24 #include <deque> 25 #include <string> 26 27 namespace llvm { 28 namespace MipsISD { 29 enum NodeType { 30 // Start the numbering from where ISD NodeType finishes. 31 FIRST_NUMBER = ISD::BUILTIN_OP_END, 32 33 // Jump and link (call) 34 JmpLink, 35 36 // Tail call 37 TailCall, 38 39 // Get the Higher 16 bits from a 32-bit immediate 40 // No relation with Mips Hi register 41 Hi, 42 43 // Get the Lower 16 bits from a 32-bit immediate 44 // No relation with Mips Lo register 45 Lo, 46 47 // Handle gp_rel (small data/bss sections) relocation. 48 GPRel, 49 50 // Thread Pointer 51 ThreadPointer, 52 53 // Floating Point Branch Conditional 54 FPBrcond, 55 56 // Floating Point Compare 57 FPCmp, 58 59 // Floating Point Conditional Moves 60 CMovFP_T, 61 CMovFP_F, 62 63 // FP-to-int truncation node. 64 TruncIntFP, 65 66 // Return 67 Ret, 68 69 EH_RETURN, 70 71 // Node used to extract integer from accumulator. 72 MFHI, 73 MFLO, 74 75 // Node used to insert integers to accumulator. 76 MTLOHI, 77 78 // Mult nodes. 79 Mult, 80 Multu, 81 82 // MAdd/Sub nodes 83 MAdd, 84 MAddu, 85 MSub, 86 MSubu, 87 88 // DivRem(u) 89 DivRem, 90 DivRemU, 91 DivRem16, 92 DivRemU16, 93 94 BuildPairF64, 95 ExtractElementF64, 96 97 Wrapper, 98 99 DynAlloc, 100 101 Sync, 102 103 Ext, 104 Ins, 105 106 // EXTR.W instrinsic nodes. 107 EXTP, 108 EXTPDP, 109 EXTR_S_H, 110 EXTR_W, 111 EXTR_R_W, 112 EXTR_RS_W, 113 SHILO, 114 MTHLIP, 115 116 // DPA.W intrinsic nodes. 117 MULSAQ_S_W_PH, 118 MAQ_S_W_PHL, 119 MAQ_S_W_PHR, 120 MAQ_SA_W_PHL, 121 MAQ_SA_W_PHR, 122 DPAU_H_QBL, 123 DPAU_H_QBR, 124 DPSU_H_QBL, 125 DPSU_H_QBR, 126 DPAQ_S_W_PH, 127 DPSQ_S_W_PH, 128 DPAQ_SA_L_W, 129 DPSQ_SA_L_W, 130 DPA_W_PH, 131 DPS_W_PH, 132 DPAQX_S_W_PH, 133 DPAQX_SA_W_PH, 134 DPAX_W_PH, 135 DPSX_W_PH, 136 DPSQX_S_W_PH, 137 DPSQX_SA_W_PH, 138 MULSA_W_PH, 139 140 MULT, 141 MULTU, 142 MADD_DSP, 143 MADDU_DSP, 144 MSUB_DSP, 145 MSUBU_DSP, 146 147 // DSP shift nodes. 148 SHLL_DSP, 149 SHRA_DSP, 150 SHRL_DSP, 151 152 // DSP setcc and select_cc nodes. 153 SETCC_DSP, 154 SELECT_CC_DSP, 155 156 // Vector comparisons. 157 // These take a vector and return a boolean. 158 VALL_ZERO, 159 VANY_ZERO, 160 VALL_NONZERO, 161 VANY_NONZERO, 162 163 // These take a vector and return a vector bitmask. 164 VCEQ, 165 VCLE_S, 166 VCLE_U, 167 VCLT_S, 168 VCLT_U, 169 170 // Element-wise vector max/min. 171 VSMAX, 172 VSMIN, 173 VUMAX, 174 VUMIN, 175 176 // Vector Shuffle with mask as an operand 177 VSHF, // Generic shuffle 178 SHF, // 4-element set shuffle. 179 ILVEV, // Interleave even elements 180 ILVOD, // Interleave odd elements 181 ILVL, // Interleave left elements 182 ILVR, // Interleave right elements 183 PCKEV, // Pack even elements 184 PCKOD, // Pack odd elements 185 186 // Vector Lane Copy 187 INSVE, // Copy element from one vector to another 188 189 // Combined (XOR (OR $a, $b), -1) 190 VNOR, 191 192 // Extended vector element extraction 193 VEXTRACT_SEXT_ELT, 194 VEXTRACT_ZEXT_ELT, 195 196 // Load/Store Left/Right nodes. 197 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE, 198 LWR, 199 SWL, 200 SWR, 201 LDL, 202 LDR, 203 SDL, 204 SDR 205 }; 206 } 207 208 //===--------------------------------------------------------------------===// 209 // TargetLowering Implementation 210 //===--------------------------------------------------------------------===// 211 class MipsFunctionInfo; 212 class MipsSubtarget; 213 214 class MipsTargetLowering : public TargetLowering { 215 bool isMicroMips; 216 public: 217 explicit MipsTargetLowering(MipsTargetMachine &TM); 218 219 static const MipsTargetLowering *create(MipsTargetMachine &TM); 220 221 /// createFastISel - This method returns a target specific FastISel object, 222 /// or null if the target does not support "fast" ISel. 223 FastISel *createFastISel(FunctionLoweringInfo &funcInfo, 224 const TargetLibraryInfo *libInfo) const override; 225 getScalarShiftAmountTy(EVT LHSTy)226 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; } 227 228 void LowerOperationWrapper(SDNode *N, 229 SmallVectorImpl<SDValue> &Results, 230 SelectionDAG &DAG) const override; 231 232 /// LowerOperation - Provide custom lowering hooks for some operations. 233 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override; 234 235 /// ReplaceNodeResults - Replace the results of node with an illegal result 236 /// type with new values built out of custom code. 237 /// 238 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, 239 SelectionDAG &DAG) const override; 240 241 /// getTargetNodeName - This method returns the name of a target specific 242 // DAG node. 243 const char *getTargetNodeName(unsigned Opcode) const override; 244 245 /// getSetCCResultType - get the ISD::SETCC result ValueType 246 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override; 247 248 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override; 249 250 MachineBasicBlock * 251 EmitInstrWithCustomInserter(MachineInstr *MI, 252 MachineBasicBlock *MBB) const override; 253 254 struct LTStr { operatorLTStr255 bool operator()(const char *S1, const char *S2) const { 256 return strcmp(S1, S2) < 0; 257 } 258 }; 259 260 protected: 261 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const; 262 263 // This method creates the following nodes, which are necessary for 264 // computing a local symbol's address: 265 // 266 // (add (load (wrapper $gp, %got(sym)), %lo(sym)) 267 template <class NodeTy> getAddrLocal(NodeTy * N,EVT Ty,SelectionDAG & DAG,bool IsN32OrN64)268 SDValue getAddrLocal(NodeTy *N, EVT Ty, SelectionDAG &DAG, 269 bool IsN32OrN64) const { 270 SDLoc DL(N); 271 unsigned GOTFlag = IsN32OrN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT; 272 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty), 273 getTargetNode(N, Ty, DAG, GOTFlag)); 274 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT, 275 MachinePointerInfo::getGOT(), false, false, 276 false, 0); 277 unsigned LoFlag = IsN32OrN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO; 278 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, 279 getTargetNode(N, Ty, DAG, LoFlag)); 280 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo); 281 } 282 283 // This method creates the following nodes, which are necessary for 284 // computing a global symbol's address: 285 // 286 // (load (wrapper $gp, %got(sym))) 287 template<class NodeTy> getAddrGlobal(NodeTy * N,EVT Ty,SelectionDAG & DAG,unsigned Flag,SDValue Chain,const MachinePointerInfo & PtrInfo)288 SDValue getAddrGlobal(NodeTy *N, EVT Ty, SelectionDAG &DAG, 289 unsigned Flag, SDValue Chain, 290 const MachinePointerInfo &PtrInfo) const { 291 SDLoc DL(N); 292 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty), 293 getTargetNode(N, Ty, DAG, Flag)); 294 return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo, false, false, false, 0); 295 } 296 297 // This method creates the following nodes, which are necessary for 298 // computing a global symbol's address in large-GOT mode: 299 // 300 // (load (wrapper (add %hi(sym), $gp), %lo(sym))) 301 template<class NodeTy> getAddrGlobalLargeGOT(NodeTy * N,EVT Ty,SelectionDAG & DAG,unsigned HiFlag,unsigned LoFlag,SDValue Chain,const MachinePointerInfo & PtrInfo)302 SDValue getAddrGlobalLargeGOT(NodeTy *N, EVT Ty, SelectionDAG &DAG, 303 unsigned HiFlag, unsigned LoFlag, 304 SDValue Chain, 305 const MachinePointerInfo &PtrInfo) const { 306 SDLoc DL(N); 307 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, 308 getTargetNode(N, Ty, DAG, HiFlag)); 309 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty)); 310 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi, 311 getTargetNode(N, Ty, DAG, LoFlag)); 312 return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo, false, false, false, 313 0); 314 } 315 316 // This method creates the following nodes, which are necessary for 317 // computing a symbol's address in non-PIC mode: 318 // 319 // (add %hi(sym), %lo(sym)) 320 template<class NodeTy> getAddrNonPIC(NodeTy * N,EVT Ty,SelectionDAG & DAG)321 SDValue getAddrNonPIC(NodeTy *N, EVT Ty, SelectionDAG &DAG) const { 322 SDLoc DL(N); 323 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI); 324 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO); 325 return DAG.getNode(ISD::ADD, DL, Ty, 326 DAG.getNode(MipsISD::Hi, DL, Ty, Hi), 327 DAG.getNode(MipsISD::Lo, DL, Ty, Lo)); 328 } 329 330 /// This function fills Ops, which is the list of operands that will later 331 /// be used when a function call node is created. It also generates 332 /// copyToReg nodes to set up argument registers. 333 virtual void 334 getOpndList(SmallVectorImpl<SDValue> &Ops, 335 std::deque< std::pair<unsigned, SDValue> > &RegsToPass, 336 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage, 337 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const; 338 339 /// ByValArgInfo - Byval argument information. 340 struct ByValArgInfo { 341 unsigned FirstIdx; // Index of the first register used. 342 unsigned NumRegs; // Number of registers used for this argument. 343 unsigned Address; // Offset of the stack area used to pass this argument. 344 ByValArgInfoByValArgInfo345 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {} 346 }; 347 348 /// MipsCC - This class provides methods used to analyze formal and call 349 /// arguments and inquire about calling convention information. 350 class MipsCC { 351 public: 352 enum SpecialCallingConvType { 353 Mips16RetHelperConv, NoSpecialCallingConv 354 }; 355 356 MipsCC(CallingConv::ID CallConv, bool IsO32, bool IsFP64, CCState &Info, 357 SpecialCallingConvType SpecialCallingConv = NoSpecialCallingConv); 358 359 360 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs, 361 bool IsVarArg, bool IsSoftFloat, 362 const SDNode *CallNode, 363 std::vector<ArgListEntry> &FuncArgs); 364 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins, 365 bool IsSoftFloat, 366 Function::const_arg_iterator FuncArg); 367 368 void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, 369 bool IsSoftFloat, const SDNode *CallNode, 370 const Type *RetTy) const; 371 372 void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, 373 bool IsSoftFloat, const Type *RetTy) const; 374 getCCInfo()375 const CCState &getCCInfo() const { return CCInfo; } 376 377 /// hasByValArg - Returns true if function has byval arguments. hasByValArg()378 bool hasByValArg() const { return !ByValArgs.empty(); } 379 380 /// regSize - Size (in number of bits) of integer registers. regSize()381 unsigned regSize() const { return IsO32 ? 4 : 8; } 382 383 /// numIntArgRegs - Number of integer registers available for calls. 384 unsigned numIntArgRegs() const; 385 386 /// reservedArgArea - The size of the area the caller reserves for 387 /// register arguments. This is 16-byte if ABI is O32. 388 unsigned reservedArgArea() const; 389 390 /// Return pointer to array of integer argument registers. 391 const MCPhysReg *intArgRegs() const; 392 393 typedef SmallVectorImpl<ByValArgInfo>::const_iterator byval_iterator; byval_begin()394 byval_iterator byval_begin() const { return ByValArgs.begin(); } byval_end()395 byval_iterator byval_end() const { return ByValArgs.end(); } 396 397 private: 398 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT, 399 CCValAssign::LocInfo LocInfo, 400 ISD::ArgFlagsTy ArgFlags); 401 402 /// useRegsForByval - Returns true if the calling convention allows the 403 /// use of registers to pass byval arguments. useRegsForByval()404 bool useRegsForByval() const { return CallConv != CallingConv::Fast; } 405 406 /// Return the function that analyzes fixed argument list functions. 407 llvm::CCAssignFn *fixedArgFn() const; 408 409 /// Return the function that analyzes variable argument list functions. 410 llvm::CCAssignFn *varArgFn() const; 411 412 const MCPhysReg *shadowRegs() const; 413 414 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize, 415 unsigned Align); 416 417 /// Return the type of the register which is used to pass an argument or 418 /// return a value. This function returns f64 if the argument is an i64 419 /// value which has been generated as a result of softening an f128 value. 420 /// Otherwise, it just returns VT. 421 MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode, 422 bool IsSoftFloat) const; 423 424 template<typename Ty> 425 void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat, 426 const SDNode *CallNode, const Type *RetTy) const; 427 428 CCState &CCInfo; 429 CallingConv::ID CallConv; 430 bool IsO32, IsFP64; 431 SpecialCallingConvType SpecialCallingConv; 432 SmallVector<ByValArgInfo, 2> ByValArgs; 433 }; 434 protected: 435 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const; 436 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const; 437 438 // Subtarget Info 439 const MipsSubtarget *Subtarget; 440 441 private: 442 // Create a TargetGlobalAddress node. 443 SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG, 444 unsigned Flag) const; 445 446 // Create a TargetExternalSymbol node. 447 SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG, 448 unsigned Flag) const; 449 450 // Create a TargetBlockAddress node. 451 SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG, 452 unsigned Flag) const; 453 454 // Create a TargetJumpTable node. 455 SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG, 456 unsigned Flag) const; 457 458 // Create a TargetConstantPool node. 459 SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG, 460 unsigned Flag) const; 461 462 MipsCC::SpecialCallingConvType getSpecialCallingConv(SDValue Callee) const; 463 // Lower Operand helpers 464 SDValue LowerCallResult(SDValue Chain, SDValue InFlag, 465 CallingConv::ID CallConv, bool isVarArg, 466 const SmallVectorImpl<ISD::InputArg> &Ins, 467 SDLoc dl, SelectionDAG &DAG, 468 SmallVectorImpl<SDValue> &InVals, 469 const SDNode *CallNode, const Type *RetTy) const; 470 471 // Lower Operand specifics 472 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const; 473 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const; 474 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const; 475 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; 476 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; 477 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; 478 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const; 479 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const; 480 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const; 481 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const; 482 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const; 483 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const; 484 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const; 485 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; 486 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; 487 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const; 488 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const; 489 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const; 490 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG, 491 bool IsSRA) const; 492 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const; 493 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; 494 495 /// isEligibleForTailCallOptimization - Check whether the call is eligible 496 /// for tail call optimization. 497 virtual bool 498 isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo, 499 unsigned NextStackOffset, 500 const MipsFunctionInfo& FI) const = 0; 501 502 /// copyByValArg - Copy argument registers which were used to pass a byval 503 /// argument to the stack. Create a stack frame object for the byval 504 /// argument. 505 void copyByValRegs(SDValue Chain, SDLoc DL, 506 std::vector<SDValue> &OutChains, SelectionDAG &DAG, 507 const ISD::ArgFlagsTy &Flags, 508 SmallVectorImpl<SDValue> &InVals, 509 const Argument *FuncArg, 510 const MipsCC &CC, const ByValArgInfo &ByVal) const; 511 512 /// passByValArg - Pass a byval argument in registers or on stack. 513 void passByValArg(SDValue Chain, SDLoc DL, 514 std::deque< std::pair<unsigned, SDValue> > &RegsToPass, 515 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr, 516 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg, 517 const MipsCC &CC, const ByValArgInfo &ByVal, 518 const ISD::ArgFlagsTy &Flags, bool isLittle) const; 519 520 /// writeVarArgRegs - Write variable function arguments passed in registers 521 /// to the stack. Also create a stack frame object for the first variable 522 /// argument. 523 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC, 524 SDValue Chain, SDLoc DL, SelectionDAG &DAG) const; 525 526 SDValue 527 LowerFormalArguments(SDValue Chain, 528 CallingConv::ID CallConv, bool isVarArg, 529 const SmallVectorImpl<ISD::InputArg> &Ins, 530 SDLoc dl, SelectionDAG &DAG, 531 SmallVectorImpl<SDValue> &InVals) const override; 532 533 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain, 534 SDValue Arg, SDLoc DL, bool IsTailCall, 535 SelectionDAG &DAG) const; 536 537 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI, 538 SmallVectorImpl<SDValue> &InVals) const override; 539 540 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, 541 bool isVarArg, 542 const SmallVectorImpl<ISD::OutputArg> &Outs, 543 LLVMContext &Context) const override; 544 545 SDValue LowerReturn(SDValue Chain, 546 CallingConv::ID CallConv, bool isVarArg, 547 const SmallVectorImpl<ISD::OutputArg> &Outs, 548 const SmallVectorImpl<SDValue> &OutVals, 549 SDLoc dl, SelectionDAG &DAG) const override; 550 551 // Inline asm support 552 ConstraintType 553 getConstraintType(const std::string &Constraint) const override; 554 555 /// Examine constraint string and operand type and determine a weight value. 556 /// The operand object must already have been set up with the operand type. 557 ConstraintWeight getSingleConstraintMatchWeight( 558 AsmOperandInfo &info, const char *constraint) const override; 559 560 /// This function parses registers that appear in inline-asm constraints. 561 /// It returns pair (0, 0) on failure. 562 std::pair<unsigned, const TargetRegisterClass *> 563 parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const; 564 565 std::pair<unsigned, const TargetRegisterClass*> 566 getRegForInlineAsmConstraint(const std::string &Constraint, 567 MVT VT) const override; 568 569 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops 570 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is 571 /// true it means one of the asm constraint of the inline asm instruction 572 /// being processed is 'm'. 573 void LowerAsmOperandForConstraint(SDValue Op, 574 std::string &Constraint, 575 std::vector<SDValue> &Ops, 576 SelectionDAG &DAG) const override; 577 578 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override; 579 580 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override; 581 582 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, 583 unsigned SrcAlign, 584 bool IsMemset, bool ZeroMemset, 585 bool MemcpyStrSrc, 586 MachineFunction &MF) const override; 587 588 /// isFPImmLegal - Returns true if the target can instruction select the 589 /// specified FP immediate natively. If false, the legalizer will 590 /// materialize the FP immediate as a load from a constant pool. 591 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override; 592 593 unsigned getJumpTableEncoding() const override; 594 595 /// Emit a sign-extension using sll/sra, seb, or seh appropriately. 596 MachineBasicBlock *emitSignExtendToI32InReg(MachineInstr *MI, 597 MachineBasicBlock *BB, 598 unsigned Size, unsigned DstReg, 599 unsigned SrcRec) const; 600 601 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, 602 unsigned Size, unsigned BinOpcode, bool Nand = false) const; 603 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI, 604 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode, 605 bool Nand = false) const; 606 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI, 607 MachineBasicBlock *BB, unsigned Size) const; 608 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI, 609 MachineBasicBlock *BB, unsigned Size) const; 610 MachineBasicBlock *emitSEL_D(MachineInstr *MI, MachineBasicBlock *BB) const; 611 }; 612 613 /// Create MipsTargetLowering objects. 614 const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM); 615 const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM); 616 617 namespace Mips { 618 FastISel *createFastISel(FunctionLoweringInfo &funcInfo, 619 const TargetLibraryInfo *libInfo); 620 } 621 } 622 623 #endif // MipsISELLOWERING_H 624