• Home
Name
Date
Size
#Lines
LOC

..--

AsmPrinter/03-May-2024-14,8049,299

SelectionDAG/03-May-2024-59,17642,102

AggressiveAntiDepBreaker.cppD03-May-202434.4 KiB954657

AggressiveAntiDepBreaker.hD03-May-20247.1 KiB18782

AllocationOrder.cppD03-May-20241.8 KiB5432

AllocationOrder.hD03-May-20242.7 KiB8843

Analysis.cppD03-May-202424.5 KiB610366

Android.mkD03-May-20243.5 KiB147133

AntiDepBreaker.hD03-May-20242.6 KiB7232

AtomicExpandLoadLinkedPass.cppD03-May-202413.7 KiB381238

BasicTargetTransformInfo.cppD03-May-202423.3 KiB641409

BranchFolding.cppD03-May-202464.8 KiB1,7491,169

BranchFolding.hD03-May-20244.2 KiB126101

CMakeLists.txtD03-May-20242.7 KiB123120

CalcSpillWeights.cppD03-May-20246.3 KiB194133

CallingConvLower.cppD03-May-20246.5 KiB181133

CodeGen.cppD03-May-20243.2 KiB8162

CodeGenPrepare.cppD03-May-2024121.6 KiB3,3232,029

CriticalAntiDepBreaker.cppD03-May-202427.8 KiB705402

CriticalAntiDepBreaker.hD03-May-20244.3 KiB11256

DFAPacketizer.cppD03-May-20248.2 KiB227132

DeadMachineInstructionElim.cppD03-May-20246.6 KiB185118

DwarfEHPrepare.cppD03-May-20245.9 KiB181119

EarlyIfConversion.cppD03-May-202428.5 KiB809515

EdgeBundles.cppD03-May-20243 KiB9866

ErlangGC.cppD03-May-20242.5 KiB8250

ExecutionDepsFix.cppD03-May-202425.7 KiB798518

ExpandISelPseudos.cppD03-May-20242.5 KiB7647

ExpandPostRAPseudos.cppD03-May-20247.1 KiB227158

GCMetadata.cppD03-May-20244.9 KiB172118

GCMetadataPrinter.cppD03-May-2024824 288

GCStrategy.cppD03-May-202414.1 KiB423280

GlobalMerge.cppD03-May-202412.5 KiB362218

IfConversion.cppD03-May-202459.7 KiB1,6801,183

InlineSpiller.cppD03-May-202448.4 KiB1,383924

InterferenceCache.cppD03-May-20248.4 KiB249187

InterferenceCache.hD03-May-20247 KiB239121

IntrinsicLowering.cppD03-May-202421.1 KiB573482

JITCodeEmitter.cppD03-May-2024440 153

JumpInstrTables.cppD03-May-202410 KiB302200

LLVMBuild.txtD03-May-2024795 2623

LLVMTargetMachine.cppD03-May-202411 KiB294183

LatencyPriorityQueue.cppD03-May-20245.5 KiB15490

LexicalScopes.cppD03-May-202411.9 KiB352255

LiveDebugVariables.cppD03-May-202434.5 KiB1,007711

LiveDebugVariables.hD03-May-20242.5 KiB7629

LiveInterval.cppD03-May-202430.1 KiB959637

LiveIntervalAnalysis.cppD03-May-202442.6 KiB1,190814

LiveIntervalUnion.cppD03-May-20246.4 KiB206130

LivePhysRegs.cppD03-May-20243.3 KiB11575

LiveRangeCalc.cppD03-May-202412.8 KiB376237

LiveRangeCalc.hD03-May-20249.7 KiB23861

LiveRangeEdit.cppD03-May-202413.9 KiB419306

LiveRegMatrix.cppD03-May-20245.5 KiB160112

LiveStackAnalysis.cppD03-May-20242.9 KiB8858

LiveVariables.cppD03-May-202430 KiB827562

LocalStackSlotAllocation.cppD03-May-202416.5 KiB423267

MachineBasicBlock.cppD03-May-202442.5 KiB1,231844

MachineBlockFrequencyInfo.cppD03-May-20246 KiB194145

MachineBlockPlacement.cppD03-May-202448.6 KiB1,204768

MachineBranchProbabilityInfo.cppD03-May-20244.2 KiB12785

MachineCSE.cppD03-May-202423.1 KiB673493

MachineCodeEmitter.cppD03-May-2024449 153

MachineCopyPropagation.cppD03-May-202411.6 KiB347231

MachineDominators.cppD03-May-20241.7 KiB6033

MachineFunction.cppD03-May-202434.5 KiB953663

MachineFunctionAnalysis.cppD03-May-20241.8 KiB5836

MachineFunctionPass.cppD03-May-20242.1 KiB5831

MachineFunctionPrinterPass.cppD03-May-20242.1 KiB6837

MachineInstr.cppD03-May-202466.4 KiB1,8961,408

MachineInstrBundle.cppD03-May-202410.6 KiB331247

MachineLICM.cppD03-May-202453.3 KiB1,489957

MachineLoopInfo.cppD03-May-20242.8 KiB8256

MachineModuleInfo.cppD03-May-202420.3 KiB577360

MachineModuleInfoImpls.cppD03-May-20241.6 KiB4619

MachinePassRegistry.cppD03-May-20241.7 KiB5630

MachinePostDominators.cppD03-May-20241.7 KiB5630

MachineRegisterInfo.cppD03-May-202414.9 KiB433295

MachineSSAUpdater.cppD03-May-202412.9 KiB357227

MachineScheduler.cppD03-May-2024118.7 KiB3,2952,260

MachineSink.cppD03-May-202425.5 KiB723432

MachineTraceMetrics.cppD03-May-202448.3 KiB1,299934

MachineVerifier.cppD03-May-202462.2 KiB1,7461,365

MakefileD03-May-2024719 238

OcamlGC.cppD03-May-2024999 3816

OptimizePHIs.cppD03-May-20246.2 KiB196131

PHIElimination.cppD03-May-202425.5 KiB650412

PHIEliminationUtils.cppD03-May-20242.2 KiB6032

PHIEliminationUtils.hD03-May-2024936 269

Passes.cppD03-May-202429.9 KiB781440

PeepholeOptimizer.cppD03-May-202438.6 KiB1,031584

PostRASchedulerList.cppD03-May-202423.3 KiB668424

ProcessImplicitDefs.cppD03-May-20245.4 KiB168118

PrologEpilogInserter.cppD03-May-202434.8 KiB922553

PrologEpilogInserter.hD03-May-20242.7 KiB7939

PseudoSourceValue.cppD03-May-20243.8 KiB12992

README.txtD03-May-20246.2 KiB200149

RegAllocBase.cppD03-May-20245.6 KiB154102

RegAllocBase.hD03-May-20243.9 KiB11038

RegAllocBasic.cppD03-May-202410.3 KiB299188

RegAllocFast.cppD03-May-202440.7 KiB1,115811

RegAllocGreedy.cppD03-May-202488 KiB2,3631,499

RegAllocPBQP.cppD03-May-202420.8 KiB632435

RegisterClassInfo.cppD03-May-20246.2 KiB180117

RegisterCoalescer.cppD03-May-202484.6 KiB2,2681,342

RegisterCoalescer.hD03-May-20244.4 KiB12140

RegisterPressure.cppD03-May-202435.3 KiB1,005726

RegisterScavenging.cppD03-May-202414 KiB443304

ScheduleDAG.cppD03-May-202419.8 KiB644487

ScheduleDAGInstrs.cppD03-May-202457.1 KiB1,5341,033

ScheduleDAGPrinter.cppD03-May-20243.2 KiB10066

ScoreboardHazardRecognizer.cppD03-May-20247.9 KiB250166

ShadowStackGC.cppD03-May-202417.1 KiB454265

SjLjEHPrepare.cppD03-May-202419.7 KiB507337

SlotIndexes.cppD03-May-20248.1 KiB251164

SpillPlacement.cppD03-May-202413.4 KiB400241

SpillPlacement.hD03-May-20246.2 KiB16059

Spiller.cppD03-May-20245.6 KiB185125

Spiller.hD03-May-20241.3 KiB4821

SplitKit.cppD03-May-202450.3 KiB1,437977

SplitKit.hD03-May-202419.2 KiB472151

StackColoring.cppD03-May-202428.2 KiB785488

StackMapLivenessAnalysis.cppD03-May-20244.5 KiB12883

StackMaps.cppD03-May-202417.5 KiB510347

StackProtector.cppD03-May-202418 KiB493297

StackSlotColoring.cppD03-May-202415.2 KiB463327

TailDuplication.cppD03-May-202434.9 KiB978700

TargetFrameLoweringImpl.cppD03-May-20241.7 KiB4521

TargetInstrInfo.cppD03-May-202430.3 KiB855594

TargetLoweringBase.cppD03-May-202455.7 KiB1,4611,190

TargetLoweringObjectFileImpl.cppD03-May-202435 KiB987717

TargetOptionsImpl.cppD03-May-20242.1 KiB5422

TargetRegisterInfo.cppD03-May-202410.7 KiB296198

TargetSchedule.cppD03-May-202410.8 KiB289199

TwoAddressInstructionPass.cppD03-May-202460.1 KiB1,7051,176

UnreachableBlockElim.cppD03-May-20247.1 KiB212145

VirtRegMap.cppD03-May-202415.5 KiB432295

module.modulemapD03-May-202473 21

README.txt

1//===---------------------------------------------------------------------===//
2
3Common register allocation / spilling problem:
4
5        mul lr, r4, lr
6        str lr, [sp, #+52]
7        ldr lr, [r1, #+32]
8        sxth r3, r3
9        ldr r4, [sp, #+52]
10        mla r4, r3, lr, r4
11
12can be:
13
14        mul lr, r4, lr
15        mov r4, lr
16        str lr, [sp, #+52]
17        ldr lr, [r1, #+32]
18        sxth r3, r3
19        mla r4, r3, lr, r4
20
21and then "merge" mul and mov:
22
23        mul r4, r4, lr
24        str r4, [sp, #+52]
25        ldr lr, [r1, #+32]
26        sxth r3, r3
27        mla r4, r3, lr, r4
28
29It also increase the likelihood the store may become dead.
30
31//===---------------------------------------------------------------------===//
32
33bb27 ...
34        ...
35        %reg1037 = ADDri %reg1039, 1
36        %reg1038 = ADDrs %reg1032, %reg1039, %NOREG, 10
37    Successors according to CFG: 0x8b03bf0 (#5)
38
39bb76 (0x8b03bf0, LLVM BB @0x8b032d0, ID#5):
40    Predecessors according to CFG: 0x8b0c5f0 (#3) 0x8b0a7c0 (#4)
41        %reg1039 = PHI %reg1070, mbb<bb76.outer,0x8b0c5f0>, %reg1037, mbb<bb27,0x8b0a7c0>
42
43Note ADDri is not a two-address instruction. However, its result %reg1037 is an
44operand of the PHI node in bb76 and its operand %reg1039 is the result of the
45PHI node. We should treat it as a two-address code and make sure the ADDri is
46scheduled after any node that reads %reg1039.
47
48//===---------------------------------------------------------------------===//
49
50Use local info (i.e. register scavenger) to assign it a free register to allow
51reuse:
52        ldr r3, [sp, #+4]
53        add r3, r3, #3
54        ldr r2, [sp, #+8]
55        add r2, r2, #2
56        ldr r1, [sp, #+4]  <==
57        add r1, r1, #1
58        ldr r0, [sp, #+4]
59        add r0, r0, #2
60
61//===---------------------------------------------------------------------===//
62
63LLVM aggressively lift CSE out of loop. Sometimes this can be negative side-
64effects:
65
66R1 = X + 4
67R2 = X + 7
68R3 = X + 15
69
70loop:
71load [i + R1]
72...
73load [i + R2]
74...
75load [i + R3]
76
77Suppose there is high register pressure, R1, R2, R3, can be spilled. We need
78to implement proper re-materialization to handle this:
79
80R1 = X + 4
81R2 = X + 7
82R3 = X + 15
83
84loop:
85R1 = X + 4  @ re-materialized
86load [i + R1]
87...
88R2 = X + 7 @ re-materialized
89load [i + R2]
90...
91R3 = X + 15 @ re-materialized
92load [i + R3]
93
94Furthermore, with re-association, we can enable sharing:
95
96R1 = X + 4
97R2 = X + 7
98R3 = X + 15
99
100loop:
101T = i + X
102load [T + 4]
103...
104load [T + 7]
105...
106load [T + 15]
107//===---------------------------------------------------------------------===//
108
109It's not always a good idea to choose rematerialization over spilling. If all
110the load / store instructions would be folded then spilling is cheaper because
111it won't require new live intervals / registers. See 2003-05-31-LongShifts for
112an example.
113
114//===---------------------------------------------------------------------===//
115
116With a copying garbage collector, derived pointers must not be retained across
117collector safe points; the collector could move the objects and invalidate the
118derived pointer. This is bad enough in the first place, but safe points can
119crop up unpredictably. Consider:
120
121        %array = load { i32, [0 x %obj] }** %array_addr
122        %nth_el = getelementptr { i32, [0 x %obj] }* %array, i32 0, i32 %n
123        %old = load %obj** %nth_el
124        %z = div i64 %x, %y
125        store %obj* %new, %obj** %nth_el
126
127If the i64 division is lowered to a libcall, then a safe point will (must)
128appear for the call site. If a collection occurs, %array and %nth_el no longer
129point into the correct object.
130
131The fix for this is to copy address calculations so that dependent pointers
132are never live across safe point boundaries. But the loads cannot be copied
133like this if there was an intervening store, so may be hard to get right.
134
135Only a concurrent mutator can trigger a collection at the libcall safe point.
136So single-threaded programs do not have this requirement, even with a copying
137collector. Still, LLVM optimizations would probably undo a front-end's careful
138work.
139
140//===---------------------------------------------------------------------===//
141
142The ocaml frametable structure supports liveness information. It would be good
143to support it.
144
145//===---------------------------------------------------------------------===//
146
147The FIXME in ComputeCommonTailLength in BranchFolding.cpp needs to be
148revisited. The check is there to work around a misuse of directives in inline
149assembly.
150
151//===---------------------------------------------------------------------===//
152
153It would be good to detect collector/target compatibility instead of silently
154doing the wrong thing.
155
156//===---------------------------------------------------------------------===//
157
158It would be really nice to be able to write patterns in .td files for copies,
159which would eliminate a bunch of explicit predicates on them (e.g. no side
160effects).  Once this is in place, it would be even better to have tblgen
161synthesize the various copy insertion/inspection methods in TargetInstrInfo.
162
163//===---------------------------------------------------------------------===//
164
165Stack coloring improvements:
166
1671. Do proper LiveStackAnalysis on all stack objects including those which are
168   not spill slots.
1692. Reorder objects to fill in gaps between objects.
170   e.g. 4, 1, <gap>, 4, 1, 1, 1, <gap>, 4 => 4, 1, 1, 1, 1, 4, 4
171
172//===---------------------------------------------------------------------===//
173
174The scheduler should be able to sort nearby instructions by their address. For
175example, in an expanded memset sequence it's not uncommon to see code like this:
176
177  movl $0, 4(%rdi)
178  movl $0, 8(%rdi)
179  movl $0, 12(%rdi)
180  movl $0, 0(%rdi)
181
182Each of the stores is independent, and the scheduler is currently making an
183arbitrary decision about the order.
184
185//===---------------------------------------------------------------------===//
186
187Another opportunitiy in this code is that the $0 could be moved to a register:
188
189  movl $0, 4(%rdi)
190  movl $0, 8(%rdi)
191  movl $0, 12(%rdi)
192  movl $0, 0(%rdi)
193
194This would save substantial code size, especially for longer sequences like
195this. It would be easy to have a rule telling isel to avoid matching MOV32mi
196if the immediate has more than some fixed number of uses. It's more involved
197to teach the register allocator how to do late folding to recover from
198excessive register pressure.
199
200