Home
last modified time | relevance | path

Searched refs:lhu (Results 1 – 25 of 47) sorted by relevance

12

/external/llvm/test/MC/Mips/
Dmicromips-loadstore-instructions.s15 # CHECK-EL: lhu $4, 8($2) # encoding: [0x82,0x34,0x08,0x00]
29 # CHECK-EB: lhu $4, 8($2) # encoding: [0x34,0x82,0x00,0x08]
40 lhu $4, 8($2)
Dmips-memory-instructions.s30 # CHECK: lhu $4, 4($5) # encoding: [0x04,0x00,0xa4,0x94]
40 lhu $4, 4($5)
Dnacl-mask.s47 lhu $1, 0($4)
76 # CHECK-NEXT: lhu $1, 0($4)
/external/valgrind/main/none/tests/mips64/
Dload_store.stdout.exp-BE14209 lhu :: offset: 0x0, out: 0x0
14210 lhu :: offset: 0x2, out: 0x0
14211 lhu :: offset: 0x4, out: 0x0
14212 lhu :: offset: 0x6, out: 0x0
14213 lhu :: offset: 0x8, out: 0x982
14214 lhu :: offset: 0xa, out: 0x3b6e
14215 lhu :: offset: 0xc, out: 0xd43
14216 lhu :: offset: 0xe, out: 0x26d9
14217 lhu :: offset: 0x10, out: 0x1304
14218 lhu :: offset: 0x12, out: 0x76dc
[all …]
Dload_store.stdout.exp-LE14209 lhu :: offset: 0x0, out: 0x0
14210 lhu :: offset: 0x2, out: 0x0
14211 lhu :: offset: 0x4, out: 0x0
14212 lhu :: offset: 0x6, out: 0x0
14213 lhu :: offset: 0x8, out: 0x3b6e
14214 lhu :: offset: 0xa, out: 0x982
14215 lhu :: offset: 0xc, out: 0x26d9
14216 lhu :: offset: 0xe, out: 0xd43
14217 lhu :: offset: 0x10, out: 0x76dc
14218 lhu :: offset: 0x12, out: 0x1304
[all …]
/external/llvm/test/CodeGen/Mips/
Dunalignedload.ll31 ; MIPS32R6-DAG: lhu $[[PART1:[0-9]+]], 2($[[R0]])
64 ; FIXME: We should be able to do better than this using lhu
66 ; MIPS32R6-EL-DAG: lhu $[[T0:[0-9]+]], 4($[[R2]])
71 ; FIXME: We should be able to do better than this using lhu
73 ; MIPS32R6-EB-DAG: lhu $[[T0:[0-9]+]], 4($[[R2]])
Dmisha.ll32 ; 16: lhu ${{[0-9]+}}, 0(${{[0-9]+}})
33 ; 16: lhu ${{[0-9]+}}, 0(${{[0-9]+}})
Dlhu1.ll12 ; 16: lhu ${{[0-9]+}}, 0(${{[0-9]+}})
Dload-store-left-right.ll281 ; MIPS32R6-DAG: lhu $[[R1:[0-9]+]], 0($[[PTR]])
283 ; MIPS32R6-DAG: lhu $[[R1:[0-9]+]], 2($[[PTR]])
298 ; MIPS64R6-DAG: lhu $[[R1:[0-9]+]], 0($[[PTR]])
300 ; MIPS64R6-DAG: lhu $[[R1:[0-9]+]], 2($[[PTR]])
405 ; MIPS32R6-EL-DAG: lhu $[[R2:[0-9]+]], 4($[[PTR]])
410 ; MIPS32R6-EB-DAG: lhu $[[R2:[0-9]+]], 4($[[PTR]])
Dmips64intldst.ll83 ; CHECK-N64: lhu ${{[0-9]+}}, 0($[[R0]])
86 ; CHECK-N32: lhu ${{[0-9]+}}, 0($[[R0]])
/external/pixman/pixman/
Dpixman-mips-dspr2-asm.S198 lhu t0, 0(a1)
199 lhu t1, 2(a1)
214 lhu t0, 0(a1)
375 lhu t7, 1(a1) /* t7 = 0 | 0 | B1 | G1 */
412 lhu t7, 0(a1) /* t7 = 0 | 0 | G1 | R1 */
570 lhu t5, 1(a1) /* t5 = 0 | 0 | B1 | G1 */
606 lhu t5, 0(a1) /* t5 = 0 | 0 | G1 | R1 */
1112 lhu t2, 0(a0) /* t2 = dst */
1113 lhu t3, 2(a0) /* t3 = dst */
1134 lhu t2, 0(a0) /* t2 = dst */
[all …]
/external/valgrind/main/none/tests/mips32/
DMIPS32int.stdout.exp-mips32-LE196 lhu $t0, 0($t1) :: rt 0x00001e1f
197 lhu $t0, 4($t1) :: rt 0x00000000
198 lhu $t0, 8($t1) :: rt 0x00000003
199 lhu $t0, 12($t1) :: rt 0x0000ffff
200 lhu $t0, 16($t1) :: rt 0x00002e2f
201 lhu $t0, 20($t1) :: rt 0x00002b2b
202 lhu $t0, 24($t1) :: rt 0x00002e2b
203 lhu $t0, 28($t1) :: rt 0x00002d2a
204 lhu $t0, 32($t1) :: rt 0x00003f3e
205 lhu $t0, 36($t1) :: rt 0x00003d3c
[all …]
DMIPS32int.stdout.exp-mips32-BE196 lhu $t0, 0($t1) :: rt 0x0000121f
197 lhu $t0, 4($t1) :: rt 0x00000000
198 lhu $t0, 8($t1) :: rt 0x00000000
199 lhu $t0, 12($t1) :: rt 0x0000ffff
200 lhu $t0, 16($t1) :: rt 0x0000232f
201 lhu $t0, 20($t1) :: rt 0x0000242c
202 lhu $t0, 24($t1) :: rt 0x0000252a
203 lhu $t0, 28($t1) :: rt 0x0000262d
204 lhu $t0, 32($t1) :: rt 0x00003f34
205 lhu $t0, 36($t1) :: rt 0x00003e35
[all …]
DMIPS32int.stdout.exp-mips32r2-BE582 lhu $t0, 0($t1) :: rt 0x0000121f
583 lhu $t0, 4($t1) :: rt 0x00000000
584 lhu $t0, 8($t1) :: rt 0x00000000
585 lhu $t0, 12($t1) :: rt 0x0000ffff
586 lhu $t0, 16($t1) :: rt 0x0000232f
587 lhu $t0, 20($t1) :: rt 0x0000242c
588 lhu $t0, 24($t1) :: rt 0x0000252a
589 lhu $t0, 28($t1) :: rt 0x0000262d
590 lhu $t0, 32($t1) :: rt 0x00003f34
591 lhu $t0, 36($t1) :: rt 0x00003e35
[all …]
DMIPS32int.stdout.exp-mips32r2-LE582 lhu $t0, 0($t1) :: rt 0x00001e1f
583 lhu $t0, 4($t1) :: rt 0x00000000
584 lhu $t0, 8($t1) :: rt 0x00000003
585 lhu $t0, 12($t1) :: rt 0x0000ffff
586 lhu $t0, 16($t1) :: rt 0x00002e2f
587 lhu $t0, 20($t1) :: rt 0x00002b2b
588 lhu $t0, 24($t1) :: rt 0x00002e2b
589 lhu $t0, 28($t1) :: rt 0x00002d2a
590 lhu $t0, 32($t1) :: rt 0x00003f3e
591 lhu $t0, 36($t1) :: rt 0x00003d3c
[all …]
/external/llvm/test/CodeGen/Mips/msa/
Dbasic_operations.ll205 ; MIPS32-BE-DAG: lhu [[R2:\$[0-9]+]], 18($sp)
206 ; MIPS32-LE-DAG: lhu [[R2:\$[0-9]+]], 16($sp)
208 ; MIPS32-BE-DAG: lhu [[R2:\$[0-9]+]], 22($sp)
209 ; MIPS32-LE-DAG: lhu [[R2:\$[0-9]+]], 20($sp)
211 ; MIPS32-BE-DAG: lhu [[R2:\$[0-9]+]], 26($sp)
212 ; MIPS32-LE-DAG: lhu [[R2:\$[0-9]+]], 24($sp)
214 ; MIPS32-BE-DAG: lhu [[R2:\$[0-9]+]], 30($sp)
215 ; MIPS32-LE-DAG: lhu [[R2:\$[0-9]+]], 28($sp)
/external/llvm/test/CodeGen/Mips/Fast-ISel/
Dloadstore2.ll38 ; CHECK: lhu $[[REGs:[0-9]+]], 0(${{[0-9]+}})
/external/llvm/test/MC/Mips/mips1/
Dvalid.s44 lhu $s3,-22851($v0)
/external/llvm/test/MC/Mips/mips2/
Dvalid.s51 lhu $s3,-22851($v0)
/external/llvm/test/MC/Disassembler/Mips/
Dmicromips.txt133 # CHECK: lhu $4, 8($2)
Dmicromips_le.txt133 # CHECK: lhu $4, 8($2)
/external/llvm/test/MC/Mips/mips32/
Dvalid.s57 lhu $s3,-22851($v0)
/external/chromium_org/v8/src/mips64/
Dregexp-macro-assembler-mips64.cc411 __ lhu(a3, MemOperand(a0, 0)); in CheckNotBackReference() local
413 __ lhu(a4, MemOperand(a2, 0)); in CheckNotBackReference() local
1361 __ lhu(current_character(), MemOperand(t1, 0)); in LoadCurrentCharacterUnchecked() local
/external/chromium_org/v8/src/mips/
Dregexp-macro-assembler-mips.cc375 __ lhu(a3, MemOperand(a0, 0)); in CheckNotBackReference() local
377 __ lhu(t0, MemOperand(a2, 0)); in CheckNotBackReference() local
1315 __ lhu(current_character(), MemOperand(t5, 0)); in LoadCurrentCharacterUnchecked() local
/external/llvm/test/MC/Mips/mips32r2/
Dvalid.s65 lhu $s3,-22851($v0)

12