Searched refs:DDIVU (Results 1 – 8 of 8) sorted by relevance
/external/valgrind/none/tests/mips64/ |
D | arithmetic_instruction.c | 9 DDIV, DDIVU, DIV, DIVU, enumerator 144 case DDIVU: in main()
|
/external/v8/src/mips64/ |
D | constants-mips64.h | 427 DDIVU = ((3U << 3) + 7), enumerator 974 FunctionFieldToBitNumber(DIVU) | FunctionFieldToBitNumber(DDIVU) |
|
D | disasm-mips64.cc | 1326 case DDIVU: // @Mips64r6 == D_DIV_MOD_U. in DecodeTypeRegisterSPECIAL()
|
D | assembler-mips64.cc | 1724 GenInstrRegister(SPECIAL, rs, rt, zero_reg, 0, DDIVU); in ddivu()
|
D | simulator-mips64.cc | 3674 case DDIVU: in DecodeTypeRegisterSPECIAL()
|
/external/llvm/lib/Target/Mips/ |
D | Mips64r6InstrInfo.td | 94 def DDIVU : DDIVU_ENC, DDIVU_DESC, ISA_MIPS64R6;
|
D | MipsISelLowering.cpp | 1025 case Mips::DDIVU: in EmitInstrWithCustomInserter()
|
/external/pcre/dist/sljit/ |
D | sljitNativeMIPS_common.c | 124 #define DDIVU (HI(0) | LO(31)) macro 1070 …FAIL_IF(push_inst(compiler, ((op | 0x2) == SLJIT_UDIVI ? DDIVU : DDIV) | S(SLJIT_R0) | T(SLJIT_R1)… in sljit_emit_op0()
|