Home
last modified time | relevance | path

Searched refs:DDIVU (Results 1 – 8 of 8) sorted by relevance

/external/valgrind/none/tests/mips64/
Darithmetic_instruction.c9 DDIV, DDIVU, DIV, DIVU, enumerator
144 case DDIVU: in main()
/external/v8/src/mips64/
Dconstants-mips64.h427 DDIVU = ((3U << 3) + 7), enumerator
974 FunctionFieldToBitNumber(DIVU) | FunctionFieldToBitNumber(DDIVU) |
Ddisasm-mips64.cc1326 case DDIVU: // @Mips64r6 == D_DIV_MOD_U. in DecodeTypeRegisterSPECIAL()
Dassembler-mips64.cc1724 GenInstrRegister(SPECIAL, rs, rt, zero_reg, 0, DDIVU); in ddivu()
Dsimulator-mips64.cc3674 case DDIVU: in DecodeTypeRegisterSPECIAL()
/external/llvm/lib/Target/Mips/
DMips64r6InstrInfo.td94 def DDIVU : DDIVU_ENC, DDIVU_DESC, ISA_MIPS64R6;
DMipsISelLowering.cpp1025 case Mips::DDIVU: in EmitInstrWithCustomInserter()
/external/pcre/dist/sljit/
DsljitNativeMIPS_common.c124 #define DDIVU (HI(0) | LO(31)) macro
1070 …FAIL_IF(push_inst(compiler, ((op | 0x2) == SLJIT_UDIVI ? DDIVU : DDIV) | S(SLJIT_R0) | T(SLJIT_R1)… in sljit_emit_op0()