Searched refs:DSRL (Results 1 – 11 of 11) sorted by relevance
/external/llvm/test/CodeGen/Mips/ |
D | fcopysign-f32-f64.ll | 15 ; 64-DAG: dsrl $[[DSRL:[0-9]+]], ${{[0-9]+}}, 63 16 ; 64-DAG: sll $[[SLL0:[0-9]+]], $[[DSRL]], 0
|
/external/valgrind/none/tests/mips64/ |
D | shift_instructions.c | 8 DSRAV, DSRL, DSRL32, DSRLV, enumerator 114 case DSRL: in main()
|
/external/v8/src/mips64/ |
D | constants-mips64.h | 455 DSRL = ((7U << 3) + 2), enumerator 963 FunctionFieldToBitNumber(SRL) | FunctionFieldToBitNumber(DSRL) |
|
D | disasm-mips64.cc | 1172 case DSRL: in DecodeTypeRegisterSPECIAL()
|
D | assembler-mips64.cc | 1850 GenInstrRegister(SPECIAL, zero_reg, rt, rd, sa & 0x1F, DSRL); in dsrl() 1862 | (rd.code() << kRdShift) | (sa << kSaShift) | DSRL; in drotr()
|
D | simulator-mips64.cc | 3440 case DSRL: in DecodeTypeRegisterSPECIAL()
|
/external/llvm/lib/Target/Mips/MCTargetDesc/ |
D | MipsMCCodeEmitter.cpp | 72 case Mips::DSRL: in LowerLargeShift() 161 case Mips::DSRL: in encodeInstruction()
|
/external/llvm/lib/Target/Mips/ |
D | Mips64InstrInfo.td | 141 def DSRL : shift_rotate_imm<"dsrl", uimm6, GPR64Opnd, II_DSRL, srl, immZExt6>, 522 def : MipsPat<(i64 (zext GPR32:$src)), (DSRL (DSLL64_32 GPR32:$src), 32)>;
|
/external/pcre/dist/sljit/ |
D | sljitNativeMIPS_64.c | 427 EMIT_SHIFT(DSRL, DSRL32, SRL, DSRLV, SRLV); in emit_single_op()
|
D | sljitNativeMIPS_common.c | 136 #define DSRL (HI(0) | LO(58)) macro
|
/external/llvm/lib/Target/Mips/AsmParser/ |
D | MipsAsmParser.cpp | 3473 emitRRI(Mips::DSRL, DReg, SReg, 0, Inst.getLoc(), Instructions); in expandDRotationImm() 3491 SecondShift = Mips::DSRL; in expandDRotationImm() 3496 FirstShift = Mips::DSRL; in expandDRotationImm()
|