Searched refs:VMOVRRD (Results 1 – 9 of 9) sorted by relevance
/external/llvm/lib/Target/ARM/ |
D | ARMHazardRecognizer.cpp | 27 if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD) in hasRAWHazard()
|
D | MLxExpansionPass.cpp | 192 if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD) in hasRAWHazard()
|
D | ARMISelLowering.h | 75 VMOVRRD, // double to two gprs. enumerator
|
D | ARMISelLowering.cpp | 1135 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD"; in getTargetNodeName() 1532 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl, in PassF64ArgInRegs() 2309 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl, in LowerReturn() 2331 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl, in LowerReturn() 2386 } else if (Copy->getOpcode() == ARMISD::VMOVRRD) { in isUsedByReturnOnly() 3572 FalseVal = DAG.getNode(ARMISD::VMOVRRD, dl, in getCMOV() 3574 TrueVal = DAG.getNode(ARMISD::VMOVRRD, dl, in getCMOV() 4037 Tmp1 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32), in LowerFCOPYSIGN() 4053 Tmp0 = DAG.getNode(ARMISD::VMOVRRD, dl, DAG.getVTList(MVT::i32, MVT::i32), in LowerFCOPYSIGN() 4224 Cvt = DAG.getNode(ARMISD::VMOVRRD, dl, in ExpandBITCAST() [all …]
|
D | ARMISelDAGToDAG.cpp | 450 if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD) in hasNoVMLxHazardUse() 2652 case ARMISD::VMOVRRD: in Select() 2653 return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32, in Select()
|
D | ARMInstrVFP.td | 849 def VMOVRRD : AVConv3I<0b11000101, 0b1011, 1876 (VMOVRRD GPR:$Rt, GPR:$Rt2, DPR:$Dn, pred:$p)>;
|
D | ARMFastISel.cpp | 1997 TII.get(ARM::VMOVRRD), VA.getLocReg()) in ProcessCallArgs()
|
D | ARMBaseInstrInfo.cpp | 4596 case ARM::VMOVRRD: in getExtractSubregLikeInputs()
|
/external/llvm/test/CodeGen/ARM/ |
D | vector-DAGCombine.ll | 38 ; Radar 8407927: Make sure that VMOVRRD gets optimized away when the result is
|