/toolchain/binutils/binutils-2.25/opcodes/ |
D | m32r-opc.c | 225 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 231 { { MNEM, ' ', OP (DR), ',', OP (SR), ',', OP (HASH), OP (SLO16), 0 } }, 237 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 243 { { MNEM, ' ', OP (DR), ',', OP (SR), ',', OP (UIMM16), 0 } }, 249 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 255 { { MNEM, ' ', OP (DR), ',', OP (SR), ',', OP (HASH), OP (ULO16), 0 } }, 261 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 267 { { MNEM, ' ', OP (DR), ',', OP (SR), ',', OP (UIMM16), 0 } }, 279 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 285 { { MNEM, ' ', OP (DR), ',', OP (SR), ',', OP (SIMM16), 0 } }, [all …]
|
D | rx-decode.opc | 114 #define SR(r) OP (1, RX_Operand_Register, r, 0) 332 ID(mov); sBWL(sz); DIs(dst, dsp*4+a*2+b, sz); SR(src); F_____; 344 ID(mov); sBWL (sz); SR(rsrc); F_____; 365 ID(popm); SR(dsta); S2R(dstb); F_____; 368 ID(pushm); SR(dsta); S2R(dstb); F_____; 374 ID(mov); BWL(sz); OP(0, RX_Operand_Predec, 0, 0); SR(rsrc); F_____; 422 ID(and); DR(rdst); SR(srcb); S2R(srca); F__SZ_; 440 ID(or); DR(rdst); SR(srcb); S2R(srca); F__SZ_; 458 ID(xor); DR(rdst); SR(rdst); S2C(~0); F__SZ_; 461 ID(xor); DR(rdst); SR(rsrc); S2C(~0); F__SZ_; [all …]
|
D | rl78-decode.opc | 119 #define SR(r) OP (1, RL78_Operand_Register, RL78_Reg_##r, 0) 126 #define SCY() SR(PSW); SB(0) 224 ID(add); DRB(reg); SR(A); Fzac; 253 ID(addc); DRB(reg); SR(A); Fzac; 305 ID(and); DRB(reg); SR(A); Fz; 319 ID(and); DCY(); SR(A); SB(bit); 333 ID(branch_cond); DC(pc+IMMS(1)+2); SR(None); COND(C); 336 ID(branch_cond); DC(pc+IMMS(1)+2); SR(None); COND(NC); 339 ID(branch_cond); DC(pc+IMMS(1)+3); SR(None); COND(H); 342 ID(branch_cond); DC(pc+IMMS(1)+3); SR(None); COND(NH); [all …]
|
D | m32r-opinst.c | 46 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, 53 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, 59 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, 66 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, 81 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, 89 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, 98 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, 201 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, 208 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, COND_REF }, 215 { INPUT, "sr", HW_H_GR, CGEN_MODE_SI, OP_ENT (SR), 0, 0 }, [all …]
|
D | xc16x-opc.c | 749 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 755 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 821 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 827 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 1145 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 1151 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 1157 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 1541 { { MNEM, ' ', OP (DR), ',', OP (SR), 0 } }, 1577 { { MNEM, ' ', OP (DR), ',', '[', OP (SR), ']', 0 } }, 1583 { { MNEM, ' ', OP (DRB), ',', '[', OP (SR), ']', 0 } }, [all …]
|
D | rl78-decode.c | 120 #define SR(r) OP (1, RL78_Operand_Register, RL78_Reg_##r, 0) macro 127 #define SCY() SR(PSW); SB(0) 287 ID(xch); DR(A); SR(X); in rl78_decode_opcode() 453 ID(mov); W(); DRW(ra); SR(AX); in rl78_decode_opcode() 488 ID(mov); DM(B, IMMU(2)); SR(A); in rl78_decode_opcode() 693 ID(mov); DM(C, IMMU(2)); SR(A); in rl78_decode_opcode() 863 ID(branch_cond_clear); DC(pc+IMMS(1)+3); SR(A); SB(bit); COND(T); in rl78_decode_opcode() 901 ID(branch_cond); DC(pc+IMMS(1)+3); SR(A); SB(bit); COND(T); in rl78_decode_opcode() 939 ID(branch_cond); DC(pc+IMMS(1)+3); SR(A); SB(bit); COND(F); in rl78_decode_opcode() 1478 ID(mov); DM(BC, IMMU(2)); SR(A); in rl78_decode_opcode() [all …]
|
D | msp430-decode.opc | 86 #define SR(r) OP (1, MSP430_Operand_Register, r, 0) 152 PC SP SR CG 176 case 2: /* (SR) -> Absolute. */ 205 SR (reg); 216 case 2: /* SR -> Absolute. */ 458 ID (MSO_mov); SR (srcr); DA ((dstr << 16) + IMMU(2)); 463 ID (MSO_mov); SR (srcr); DM (dstr, IMMS(2)); 497 ID (MSO_mov); SR (srcr); DR (dstr); 502 ID (MSO_cmp); SR (srcr); DR (dstr); 508 ID (MSO_add); SR (srcr); DR (dstr); [all …]
|
D | rx-decode.c | 115 #define SR(r) OP (1, RX_Operand_Register, r, 0) macro 415 ID(sub); S2Pm(ss, rsrc, mx); SR(rdst); DR(rdst); F_OSZC; in rx_decode_opcode() 476 ID(sub); S2Pm(ss, rsrc, mx); SR(rdst); F_OSZC; in rx_decode_opcode() 3737 ID(sub); S2P(ss, rsrc); SR(rdst); DR(rdst); F_OSZC; in rx_decode_opcode() 3795 ID(sub); S2P(ss, rsrc); SR(rdst); F_OSZC; in rx_decode_opcode() 4178 ID(sub); S2C(immm); SR(rdst); DR(rdst); F_OSZC; in rx_decode_opcode() 4205 ID(sub); S2C(immm); SR(rdst); F_OSZC; in rx_decode_opcode() 4386 ID(shlr); S2C(i*16+mmmm); SR(rdst); DR(rdst); F__SZC; in rx_decode_opcode() 4426 ID(shar); S2C(i*16+mmmm); SR(rdst); DR(rdst); F_0SZC; in rx_decode_opcode() 4466 ID(shll); S2C(i*16+mmmm); SR(rdst); DR(rdst); F_OSZC; in rx_decode_opcode() [all …]
|
D | msp430-decode.c | 87 #define SR(r) OP (1, MSP430_Operand_Register, r, 0) macro 206 SR (reg); in encode_as() 475 ID (MSO_rrc); DR (dstr); SR (dstr); in msp430_decode_opcode() 501 ID (MSO_mov); SR (srcr); DA ((dstr << 16) + IMMU(2)); in msp430_decode_opcode() 525 ID (MSO_mov); SR (srcr); DM (dstr, IMMS(2)); in msp430_decode_opcode() 648 ID (MSO_mov); SR (srcr); DR (dstr); in msp430_decode_opcode() 672 ID (MSO_cmp); SR (srcr); DR (dstr); in msp430_decode_opcode() 697 ID (MSO_add); SR (srcr); DR (dstr); in msp430_decode_opcode() 722 ID (MSO_sub); SR (srcr); DR (dstr); in msp430_decode_opcode() 769 ID (MSO_rra); DR (dstr); SR (dstr); in msp430_decode_opcode() [all …]
|
/toolchain/binutils/binutils-2.25/cpu/ |
D | or1kcommon.cpu | 168 (SYS SR #x011 "Supervision Regsiter") 240 (SYS SR SM 0 0 "supervisor mode bit") 241 (SYS SR TEE 1 1 "tick timer exception enabled bit") 242 (SYS SR IEE 2 2 "interrupt exception enabled bit") 243 (SYS SR DCE 3 3 "data cache enabled bit") 244 (SYS SR ICE 4 4 "insn cache enabled bit") 245 (SYS SR DME 5 5 "data MMU enabled bit") 246 (SYS SR IME 6 6 "insn MMU enabled bit") 247 (SYS SR LEE 7 7 "little endian enabled bit") 248 (SYS SR CE 8 8 "CID enable bit") [all …]
|
/toolchain/binutils/binutils-2.25/gas/testsuite/gas/msp430/ |
D | bad.s | 26 BIC #8, SR 27 BIS #8, SR 28 MOV.W #1, SR
|
/toolchain/binutils/binutils-2.25/gas/testsuite/gas/sh/sh64/ |
D | creg-1.s | 27 getcon SR,r2 63 putcon r2,SR
|
/toolchain/binutils/binutils-2.25/gas/testsuite/gas/mmix/ |
D | list-insns.s | 80 SR $12,$20,205 81 SR $2,$223,$11
|
/toolchain/binutils/binutils-2.25/ld/testsuite/ld-sh/arch/ |
D | sh.s | 47 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 50 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 128 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 131 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh2.s | 60 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 63 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 141 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 144 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh2a-nofpu-or-sh3-nommu.s | 55 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 58 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 137 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 140 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh2a-nofpu-or-sh4-nommu-nofpu.s | 54 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 57 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 138 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 141 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh3.s | 54 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 60 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 144 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 150 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
/toolchain/binutils/binutils-2.25/gas/testsuite/gas/sh/arch/ |
D | sh.s | 47 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 50 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 128 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 131 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh2.s | 60 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 63 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 141 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 144 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh2a-nofpu-or-sh3-nommu.s | 55 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 58 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 137 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 140 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh2a-nofpu-or-sh4-nommu-nofpu.s | 54 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 57 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 138 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 141 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh3.s | 54 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 60 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 144 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 150 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
D | sh3-nommu.s | 65 …ldc r4,SR ;!/* 0100nnnn00001110 ldc <REG_N>,SR */{"ldc",{A_REG_N,A_SR},{HEX_4… 68 …ldc.l @r4+,SR ;!/* 0100nnnn00000111 ldc.l @<REG_N>+,SR */{"ldc.l",{A_INC_N,A_SR},{HEX… 149 …stc SR,r4 ;!/* 0000nnnn00000010 stc SR,<REG_N> */{"stc",{A_SR,A_REG_N},{HEX_0… 152 …stc.l SR,@-r4 ;!/* 0100nnnn00000011 stc.l SR,@-<REG_N> */{"stc.l",{A_SR,A_DEC_N},{HEX…
|
/toolchain/binutils/binutils-2.25/gas/doc/ |
D | c-sh.texi | 301 ldc Rn,SR mov.w @@Rm+,Rn 304 ldc.l @@Rn+,SR mov.w R0,@@(disp,GBR) 314 or #imm,R0 stc.l SR,@@-Rn 336 stc SR,Rn
|