| /external/llvm/test/MC/ARM/ |
| D | not-armv4.s | 8 rbit r4,r9 label
|
| /external/clang/test/CodeGen/ |
| D | builtins-arm64.c | 14 unsigned rbit(unsigned a) { in rbit() function
|
| D | builtins-arm.c | 73 unsigned rbit(unsigned a) { in rbit() function
|
| /external/libnl/lib/route/qdisc/ |
| D | cbq.c | 101 double r, rbit; in cbq_dump_line() local
|
| D | htb.c | 135 double r, rbit; in htb_class_dump_line() local 156 double r, rbit; in htb_class_dump_details() local
|
| D | tbf.c | 79 double r, rbit, lim; in tbf_dump_line() local
|
| /external/vixl/test/aarch64/ |
| D | test-trace-aarch64.cc | 270 __ rbit(w12, w13); in GenerateTestSequenceBase() local 271 __ rbit(x14, x15); in GenerateTestSequenceBase() local 1324 __ rbit(v22.V16B(), v15.V16B()); in GenerateTestSequenceNEON() local 1325 __ rbit(v30.V8B(), v3.V8B()); in GenerateTestSequenceNEON() local
|
| /external/v8/src/compiler/arm/ |
| D | code-generator-arm.cc | 1014 __ rbit(i.OutputRegister(), i.InputRegister(0)); in AssembleArchInstruction() local
|
| /external/vixl/src/aarch64/ |
| D | assembler-aarch64.cc | 915 void Assembler::rbit(const Register& rd, const Register& rn) { in rbit() function in vixl::aarch64::Assembler 3138 void Assembler::rbit(const VRegister& vd, const VRegister& vn) { in rbit() function in vixl::aarch64::Assembler
|
| D | logic-aarch64.cc | 2273 LogicVRegister Simulator::rbit(VectorFormat vform, in rbit() function in vixl::aarch64::Simulator
|
| /external/v8/src/arm64/ |
| D | assembler-arm64.cc | 1535 void Assembler::rbit(const Register& rd, in rbit() function in v8::internal::Assembler
|
| /external/v8/src/arm/ |
| D | assembler-arm.cc | 2049 void Assembler::rbit(Register dst, Register src, Condition cond) { in rbit() function in v8::internal::Assembler
|
| /external/swiftshader/third_party/LLVM/lib/Target/ARM/ |
| D | ARMISelLowering.cpp | 3353 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0)); in LowerCTTZ() local
|
| /external/llvm/lib/Target/ARM/ |
| D | ARMISelLowering.cpp | 4685 SDValue rbit = DAG.getNode(ISD::BITREVERSE, dl, VT, N->getOperand(0)); in LowerCTTZ() local
|
| /external/vixl/src/aarch32/ |
| D | assembler-aarch32.h | 2773 void rbit(Register rd, Register rm) { rbit(al, rd, rm); } in rbit() function
|
| D | assembler-aarch32.cc | 8047 void Assembler::rbit(Condition cond, Register rd, Register rm) { in rbit() function in vixl::aarch32::Assembler
|
| D | disasm-aarch32.cc | 2242 void Disassembler::rbit(Condition cond, Register rd, Register rm) { in rbit() function in vixl::aarch32::Disassembler
|