Home
last modified time | relevance | path

Searched defs:reg4 (Results 1 – 23 of 23) sorted by relevance

/external/libvpx/libvpx/vpx_dsp/mips/
Didct32x32_msa.c44 v8i16 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7; in idct32x8_row_even_process_store() local
128 v8i16 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7; in idct32x8_row_odd_process_store() local
354 v8i16 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7; in idct8x32_column_even_process_store() local
434 v8i16 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7; in idct8x32_column_odd_process_store() local
Didct16x16_msa.c15 v8i16 reg0, reg2, reg4, reg6, reg8, reg10, reg12, reg14; in vpx_idct16_1d_rows_msa() local
109 v8i16 reg0, reg2, reg4, reg6, reg8, reg10, reg12, reg14; in vpx_idct16_1d_columns_addblk_msa() local
/external/v8/src/interpreter/
Dbytecode-register.cc108 Register reg4, Register reg5) { in AreContiguous()
/external/libyuv/files/source/
Drotate_msa.cc85 v16u8 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7; in TransposeWx16_MSA() local
166 v16u8 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7; in TransposeUVWx16_MSA() local
Drow_msa.cc774 v8u16 reg0, reg1, reg2, reg3, reg4, reg5; in ARGBToYRow_MSA() local
826 v8u16 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7, reg8, reg9; in ARGBToUVRow_MSA() local
1237 v4u32 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7; in ARGBAttenuateRow_MSA() local
1506 v16u8 reg0, reg1, reg2, reg3, reg4, reg5, reg6; in ARGB1555ToARGBRow_MSA() local
1553 v8u16 reg0, reg1, reg2, reg3, reg4, reg5; in RGB565ToARGBRow_MSA() local
1648 v8u16 reg0, reg1, reg2, reg3, reg4, reg5; in ARGB1555ToYRow_MSA() local
1705 v8u16 reg0, reg1, reg2, reg3, reg4, reg5; in RGB565ToYRow_MSA() local
2666 v4i32 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7, reg8, reg9; in I444ToARGBRow_MSA() local
Dscale_msa.cc133 v8u16 reg0, reg1, reg2, reg3, reg4, reg5, reg6, reg7; in ScaleARGBRowDownEvenBox_MSA() local
/external/vixl/src/aarch64/
Dmacro-assembler-aarch64.cc2724 const Register& reg4) { in Include()
2738 const FPRegister& reg4) { in Include()
2758 const Register& reg4) { in Exclude()
2768 const FPRegister& reg4) { in Exclude()
2778 const CPURegister& reg4) { in Exclude()
Dassembler-aarch64.cc4751 const CPURegister& reg4, in AreAliased()
4790 const CPURegister& reg4, in AreSameSizeAndType()
4811 const VRegister& reg4) { in AreSameFormat()
4824 const VRegister& reg4) { in AreConsecutive()
/external/v8/src/arm64/
Dassembler-arm64.cc213 Register reg3, Register reg4) { in GetAllocatableRegisterThatIsNotOneOf()
228 const CPURegister& reg3, const CPURegister& reg4, in AreAliased()
265 const CPURegister& reg3, const CPURegister& reg4, in AreSameSizeAndType()
/external/v8/src/arm/
Dmacro-assembler-arm.cc3712 Register reg4, in GetRegisterThatIsNotOneOf()
3738 Register reg4, in AreAliased()
/external/v8/src/ppc/
Dmacro-assembler-ppc.cc4238 Register reg4, Register reg5, in GetRegisterThatIsNotOneOf()
4260 bool AreAliased(Register reg1, Register reg2, Register reg3, Register reg4, in AreAliased()
/external/vixl/src/aarch32/
Dmacro-assembler-aarch32.cc746 CPURegister reg4) { in Printf()
Dinstructions-aarch32.h555 VRegisterList(VRegister reg1, VRegister reg2, VRegister reg3, VRegister reg4) in VRegisterList()
/external/v8/src/x87/
Dmacro-assembler-x87.cc2494 Register reg4, in AreAliased()
/external/v8/src/ia32/
Dmacro-assembler-ia32.cc2648 Register reg4, in AreAliased()
/external/v8/src/mips/
Dmacro-assembler-mips.cc6377 Register reg4, in GetRegisterThatIsNotOneOf()
6399 bool AreAliased(Register reg1, Register reg2, Register reg3, Register reg4, in AreAliased()
/external/v8/src/s390/
Dmacro-assembler-s390.cc3184 Register reg4, Register reg5, in GetRegisterThatIsNotOneOf()
5259 bool AreAliased(Register reg1, Register reg2, Register reg3, Register reg4, in AreAliased()
/external/v8/src/mips64/
Dmacro-assembler-mips64.cc6784 Register reg4, in GetRegisterThatIsNotOneOf()
6806 bool AreAliased(Register reg1, Register reg2, Register reg3, Register reg4, in AreAliased()
/external/v8/src/full-codegen/mips/
Dfull-codegen-mips.cc1534 Register reg3, Register reg4) { in PushOperands()
/external/v8/src/full-codegen/mips64/
Dfull-codegen-mips64.cc1536 Register reg3, Register reg4) { in PushOperands()
/external/v8/src/full-codegen/s390/
Dfull-codegen-s390.cc1460 Register reg3, Register reg4) { in PushOperands()
/external/v8/src/full-codegen/ppc/
Dfull-codegen-ppc.cc1498 Register reg3, Register reg4) { in PushOperands()
/external/v8/src/x64/
Dmacro-assembler-x64.cc5057 Register reg4, in AreAliased()