1// Copyright 2016, VIXL authors 2// All rights reserved. 3// 4// Redistribution and use in source and binary forms, with or without 5// modification, are permitted provided that the following conditions are met: 6// 7// * Redistributions of source code must retain the above copyright notice, 8// this list of conditions and the following disclaimer. 9// * Redistributions in binary form must reproduce the above copyright notice, 10// this list of conditions and the following disclaimer in the documentation 11// and/or other materials provided with the distribution. 12// * Neither the name of ARM Limited nor the names of its contributors may be 13// used to endorse or promote products derived from this software without 14// specific prior written permission. 15// 16// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND 17// ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED 18// WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE 19// DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE 20// FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21// DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 22// SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER 23// CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, 24// OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 25// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 26 27// Test description for instructions of the following form: 28// MNEMONIC{<c>}.N <Rd>, SP #<imm7> 29 30{ 31 "mnemonics" : [ 32 "Add", // ADD{<c>}{<q>} {SP}, SP, #<imm7> ; T2 33 "Sub" // SUB{<c>}{<q>} {SP}, SP, #<imm7> ; T1 34 ], 35 "description" : { 36 "operands": [ 37 { 38 "name": "cond", 39 "type": "Always" 40 }, 41 { 42 "name": "rd", 43 "type": "RegisterSP" 44 }, 45 { 46 "name": "rn", 47 "type": "RegisterSP" 48 }, 49 { 50 "name": "op", 51 "wrapper": "Operand", 52 "operands": [ 53 { 54 "name": "immediate", 55 "type": "Imm7x4" 56 } 57 ] 58 } 59 ], 60 "inputs": [] 61 }, 62 "test-files": [ 63 { 64 "type": "assembler", 65 "test-cases": [ 66 { 67 "name": "Operands", 68 "operands": [ 69 "immediate" 70 ] 71 } 72 ] 73 } 74 ] 75} 76