Home
last modified time | relevance | path

Searched refs:Cond (Results 1 – 25 of 449) sorted by relevance

12345678910>>...18

/external/swiftshader/third_party/subzero/src/
DIceAssemblerARM32.h181 bool SetFlags, CondARM32::Cond Cond);
184 bool SetFlags, CondARM32::Cond Cond);
187 bool SetFlags, CondARM32::Cond Cond);
190 bool SetFlags, CondARM32::Cond Cond);
192 void b(Label *L, CondARM32::Cond Cond);
197 bool SetFlags, CondARM32::Cond Cond);
203 void bx(RegARM32::GPRRegister Rm, CondARM32::Cond Cond = CondARM32::AL);
205 void clz(const Operand *OpRd, const Operand *OpSrc, CondARM32::Cond Cond);
207 void cmn(const Operand *OpRn, const Operand *OpSrc1, CondARM32::Cond Cond);
209 void cmp(const Operand *OpRn, const Operand *OpSrc1, CondARM32::Cond Cond);
[all …]
DIceAssemblerARM32.cpp143 IValueT encodeCondition(CondARM32::Cond Cond) { in encodeCondition() argument
144 return static_cast<IValueT>(Cond); in encodeCondition()
775 void AssemblerARM32::emitType01(CondARM32::Cond Cond, IValueT InstType, in emitType01() argument
787 assert(CondARM32::isDefined(Cond)); in emitType01()
788 const IValueT Encoding = (encodeCondition(Cond) << kConditionShift) | in emitType01()
795 void AssemblerARM32::emitType01(CondARM32::Cond Cond, IValueT Opcode, in emitType01() argument
801 emitType01(Cond, Opcode, Rd, Rn, OpSrc1, SetFlags, RuleChecks, InstName); in emitType01()
804 void AssemblerARM32::emitType01(CondARM32::Cond Cond, IValueT Opcode, in emitType01() argument
823 emitType01(Cond, kInstTypeDataRegister, Opcode, SetFlags, Rn, Rd, Src1Value, in emitType01()
829 emitType01(Cond, kInstTypeDataRegister, Opcode, SetFlags, Rn, Rd, Src1Value, in emitType01()
[all …]
DIceTargetLoweringARM32.h225 explicit CondWhenTrue(CondARM32::Cond T0,
226 CondARM32::Cond T1 = CondARM32::kNone)
231 CondARM32::Cond WhenTrue0;
232 CondARM32::Cond WhenTrue1;
278 CondARM32::Cond Cond = CondARM32::AL);
323 CondARM32::Cond);
325 CondARM32::Cond);
335 CondARM32::Cond Pred = CondARM32::AL) {
339 CondARM32::Cond Pred = CondARM32::AL) {
347 CondARM32::Cond Pred = CondARM32::AL) {
[all …]
/external/valgrind/
Dglibc-2.2.supp21 # Cond (previously known as Value0)
29 Memcheck:Cond
35 Memcheck:Cond
42 Memcheck:Cond
51 elf_dynamic_do_rel.7/_dl_relocate_object_internal/dl_open_worker(Cond)
52 Memcheck:Cond
61 _dl_relocate_object*/*libc-2.2.?.so/_dl_catch_error*(Cond)
62 Memcheck:Cond
69 Memcheck:Cond
74 Memcheck:Cond
[all …]
Ddarwin14.supp163 ## Memcheck:Cond
171 Memcheck:Cond
179 Memcheck:Cond
187 Memcheck:Cond
195 Memcheck:Cond
203 Memcheck:Cond
211 Memcheck:Cond
219 Memcheck:Cond
226 Memcheck:Cond
234 Memcheck:Cond
[all …]
Dglibc-2.3.supp21 # Cond (previously known as Value0)
28 Memcheck:Cond
34 Memcheck:Cond
41 Memcheck:Cond
47 strlen/*dl_map_object*(Cond)
48 Memcheck:Cond
54 strlen/*dl_open_worker*(Cond)
55 Memcheck:Cond
61 Memcheck:Cond
81 Memcheck:Cond
[all …]
Ddarwin16.supp220 ## Memcheck:Cond
228 Memcheck:Cond
236 Memcheck:Cond
244 Memcheck:Cond
252 Memcheck:Cond
260 Memcheck:Cond
268 Memcheck:Cond
276 Memcheck:Cond
283 Memcheck:Cond
291 Memcheck:Cond
[all …]
Ddarwin15.supp220 ## Memcheck:Cond
228 Memcheck:Cond
236 Memcheck:Cond
244 Memcheck:Cond
252 Memcheck:Cond
260 Memcheck:Cond
268 Memcheck:Cond
276 Memcheck:Cond
283 Memcheck:Cond
291 Memcheck:Cond
[all …]
Ddarwin13.supp140 Memcheck:Cond
149 Memcheck:Cond
157 Memcheck:Cond
165 Memcheck:Cond
173 Memcheck:Cond
189 Memcheck:Cond
205 Memcheck:Cond
213 Memcheck:Cond
221 Memcheck:Cond
229 Memcheck:Cond
[all …]
Ddarwin11.supp18 Memcheck:Cond
30 Memcheck:Cond
39 Memcheck:Cond
57 Memcheck:Cond
64 Memcheck:Cond
90 Memcheck:Cond
104 Memcheck:Cond
119 Memcheck:Cond
127 Memcheck:Cond
140 Memcheck:Cond
[all …]
Dxfree-4.supp25 # Cond (previously known as Value0)
41 libX11.so.6.2/libX11.so.6.2/libX11.so.6.2(Cond)
42 Memcheck:Cond
49 libXt.so.6.2/libXt.so.6.2/libXt.so.6.2(Cond)
50 Memcheck:Cond
58 libXaw.so.7.0/libXaw.so.7.0/libXaw.so.7.0(Cond)
59 Memcheck:Cond
66 libXmu.so.6.2/libXmu.so.6.2/libXmu.so.6.2(Cond)
67 Memcheck:Cond
74 libXt.so.6.0/libXt.so.6.0/libXaw.so.7.0(Cond)
[all …]
Ddarwin9.supp54 macos-Cond-1
55 Memcheck:Cond
62 macos-Cond-2
63 Memcheck:Cond
70 macos-Cond-3
71 Memcheck:Cond
78 macos-Cond-4
79 Memcheck:Cond
86 macos-Cond-5
87 Memcheck:Cond
[all …]
/external/swiftshader/third_party/LLVM/lib/Target/MBlaze/
DMBlazeInstrInfo.cpp118 SmallVectorImpl<MachineOperand> &Cond, in AnalyzeBranch() argument
146 Cond.push_back(MachineOperand::CreateImm(LastInst->getOpcode())); in AnalyzeBranch()
147 Cond.push_back(LastInst->getOperand(0)); in AnalyzeBranch()
165 Cond.push_back(MachineOperand::CreateImm(SecondLastInst->getOpcode())); in AnalyzeBranch()
166 Cond.push_back(SecondLastInst->getOperand(0)); in AnalyzeBranch()
189 const SmallVectorImpl<MachineOperand> &Cond, in InsertBranch() argument
193 assert((Cond.size() == 2 || Cond.size() == 0) && in InsertBranch()
197 if (!Cond.empty()) in InsertBranch()
198 Opc = (unsigned)Cond[0].getImm(); in InsertBranch()
201 if (Cond.empty()) // Unconditional branch in InsertBranch()
[all …]
/external/llvm/lib/Target/WebAssembly/
DWebAssemblyInstrInfo.cpp98 SmallVectorImpl<MachineOperand> &Cond, in analyzeBranch() argument
112 Cond.push_back(MachineOperand::CreateImm(true)); in analyzeBranch()
113 Cond.push_back(MI.getOperand(1)); in analyzeBranch()
123 Cond.push_back(MachineOperand::CreateImm(false)); in analyzeBranch()
124 Cond.push_back(MI.getOperand(1)); in analyzeBranch()
167 ArrayRef<MachineOperand> Cond, in InsertBranch() argument
169 if (Cond.empty()) { in InsertBranch()
177 assert(Cond.size() == 2 && "Expected a flag and a successor block"); in InsertBranch()
179 if (Cond[0].getImm()) { in InsertBranch()
180 BuildMI(&MBB, DL, get(WebAssembly::BR_IF)).addMBB(TBB).addOperand(Cond[1]); in InsertBranch()
[all …]
/external/llvm/lib/Target/Mips/
DMipsInstrInfo.cpp73 SmallVectorImpl<MachineOperand> &Cond) const { in AnalyzeCondBr()
80 Cond.push_back(MachineOperand::CreateImm(Opc)); in AnalyzeCondBr()
83 Cond.push_back(Inst->getOperand(i)); in AnalyzeCondBr()
89 SmallVectorImpl<MachineOperand> &Cond, in analyzeBranch() argument
92 BranchType BT = analyzeBranch(MBB, TBB, FBB, Cond, AllowModify, BranchInstrs); in analyzeBranch()
99 ArrayRef<MachineOperand> Cond) const { in BuildCondBr()
100 unsigned Opc = Cond[0].getImm(); in BuildCondBr()
104 for (unsigned i = 1; i < Cond.size(); ++i) { in BuildCondBr()
105 if (Cond[i].isReg()) in BuildCondBr()
106 MIB.addReg(Cond[i].getReg()); in BuildCondBr()
[all …]
/external/swiftshader/third_party/subzero/crosstest/
Dtest_select_main.cpp45 TyI1 Cond; in testSelect() local
48 setElement(Cond, j, Index() % 2); in testSelect()
52 Ty ResultLlc = select(Cond, Value1, Value2); in testSelect()
53 Ty ResultSz = Subzero_::select(Cond, Value1, Value2); in testSelect()
60 std::cout << vectAsString<TI1>(Cond) in testSelect()
81 v4si32 Cond; in testSelect() local
84 setElement(Cond, j, Index() % 2); in testSelect()
88 v4f32 ResultLlc = select(Cond, Value1, Value2); in testSelect()
89 v4f32 ResultSz = Subzero_::select(Cond, Value1, Value2); in testSelect()
96 std::cout << vectAsString<v4i1>(Cond) in testSelect()
[all …]
/external/swiftshader/third_party/LLVM/lib/Target/Alpha/
DAlphaInstrInfo.cpp90 const SmallVectorImpl<MachineOperand> &Cond, in InsertBranch() argument
93 assert((Cond.size() == 2 || Cond.size() == 0) && in InsertBranch()
98 if (Cond.empty()) // Unconditional branch in InsertBranch()
101 if (isAlphaIntCondCode(Cond[0].getImm())) in InsertBranch()
103 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); in InsertBranch()
106 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); in InsertBranch()
111 if (isAlphaIntCondCode(Cond[0].getImm())) in InsertBranch()
113 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); in InsertBranch()
116 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); in InsertBranch()
220 SmallVectorImpl<MachineOperand> &Cond, in AnalyzeBranch() argument
[all …]
/external/mesa3d/src/gallium/drivers/r300/compiler/
Dradeon_emulate_loops.c200 if(rc_src_reg_is_immediate(c, loop->Cond->U.I.SrcReg[0].File, in try_unroll_loop()
201 loop->Cond->U.I.SrcReg[0].Index)){ in try_unroll_loop()
202 limit = &loop->Cond->U.I.SrcReg[0]; in try_unroll_loop()
203 counter = &loop->Cond->U.I.SrcReg[1]; in try_unroll_loop()
205 else if(rc_src_reg_is_immediate(c, loop->Cond->U.I.SrcReg[1].File, in try_unroll_loop()
206 loop->Cond->U.I.SrcReg[1].Index)){ in try_unroll_loop()
207 limit = &loop->Cond->U.I.SrcReg[1]; in try_unroll_loop()
208 counter = &loop->Cond->U.I.SrcReg[0]; in try_unroll_loop()
286 switch(loop->Cond->U.I.Opcode){ in try_unroll_loop()
310 rc_remove_instruction(loop->Cond); in try_unroll_loop()
[all …]
/external/swiftshader/third_party/LLVM/lib/Target/XCore/
DXCoreInstrInfo.cpp189 SmallVectorImpl<MachineOperand> &Cond, in AnalyzeBranch() argument
222 Cond.push_back(MachineOperand::CreateImm(BranchCode)); in AnalyzeBranch()
223 Cond.push_back(LastInst->getOperand(0)); in AnalyzeBranch()
244 Cond.push_back(MachineOperand::CreateImm(BranchCode)); in AnalyzeBranch()
245 Cond.push_back(SecondLastInst->getOperand(0)); in AnalyzeBranch()
277 const SmallVectorImpl<MachineOperand> &Cond, in InsertBranch() argument
281 assert((Cond.size() == 2 || Cond.size() == 0) && in InsertBranch()
285 if (Cond.empty()) { in InsertBranch()
290 unsigned Opc = GetCondBranchFromCond((XCore::CondCode)Cond[0].getImm()); in InsertBranch()
291 BuildMI(&MBB, DL, get(Opc)).addReg(Cond[1].getReg()) in InsertBranch()
[all …]
/external/clang/test/SemaCXX/
Dvector.cpp43 void conditional(bool Cond, char16 c16, longlong16 ll16, char16_e c16e, in conditional() argument
46 __typeof__(Cond? c16 : c16) *c16p1 = &c16; in conditional()
47 __typeof__(Cond? ll16 : ll16) *ll16p1 = &ll16; in conditional()
48 __typeof__(Cond? c16e : c16e) *c16ep1 = &c16e; in conditional()
49 __typeof__(Cond? ll16e : ll16e) *ll16ep1 = &ll16e; in conditional()
52 __typeof__(Cond? c16 : c16e) *c16ep2 = &c16e; in conditional()
53 __typeof__(Cond? c16e : c16) *c16ep3 = &c16e; in conditional()
54 __typeof__(Cond? ll16 : ll16e) *ll16ep2 = &ll16e; in conditional()
55 __typeof__(Cond? ll16e : ll16) *ll16ep3 = &ll16e; in conditional()
58 (void)(Cond? c16 : ll16); in conditional()
[all …]
/external/llvm/lib/Target/XCore/
DXCoreInstrInfo.cpp193 SmallVectorImpl<MachineOperand> &Cond, in analyzeBranch() argument
221 Cond.push_back(MachineOperand::CreateImm(BranchCode)); in analyzeBranch()
222 Cond.push_back(LastInst->getOperand(0)); in analyzeBranch()
242 Cond.push_back(MachineOperand::CreateImm(BranchCode)); in analyzeBranch()
243 Cond.push_back(SecondLastInst->getOperand(0)); in analyzeBranch()
275 ArrayRef<MachineOperand> Cond, in InsertBranch() argument
279 assert((Cond.size() == 2 || Cond.size() == 0) && in InsertBranch()
283 if (Cond.empty()) { in InsertBranch()
288 unsigned Opc = GetCondBranchFromCond((XCore::CondCode)Cond[0].getImm()); in InsertBranch()
289 BuildMI(&MBB, DL, get(Opc)).addReg(Cond[1].getReg()) in InsertBranch()
[all …]
/external/llvm/lib/Target/MSP430/
DMSP430InstrInfo.cpp130 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { in ReverseBranchCondition()
131 assert(Cond.size() == 1 && "Invalid Xbranch condition!"); in ReverseBranchCondition()
133 MSP430CC::CondCodes CC = static_cast<MSP430CC::CondCodes>(Cond[0].getImm()); in ReverseBranchCondition()
157 Cond[0].setImm(CC); in ReverseBranchCondition()
176 SmallVectorImpl<MachineOperand> &Cond, in analyzeBranch() argument
211 Cond.clear(); in analyzeBranch()
235 if (Cond.empty()) { in analyzeBranch()
238 Cond.push_back(MachineOperand::CreateImm(BranchCode)); in analyzeBranch()
244 assert(Cond.size() == 1); in analyzeBranch()
252 MSP430CC::CondCodes OldBranchCode = (MSP430CC::CondCodes)Cond[0].getImm(); in analyzeBranch()
[all …]
/external/swiftshader/third_party/LLVM/lib/Target/MSP430/
DMSP430InstrInfo.cpp130 ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const { in ReverseBranchCondition()
131 assert(Cond.size() == 1 && "Invalid Xbranch condition!"); in ReverseBranchCondition()
133 MSP430CC::CondCodes CC = static_cast<MSP430CC::CondCodes>(Cond[0].getImm()); in ReverseBranchCondition()
159 Cond[0].setImm(CC); in ReverseBranchCondition()
178 SmallVectorImpl<MachineOperand> &Cond, in AnalyzeBranch() argument
213 Cond.clear(); in AnalyzeBranch()
237 if (Cond.empty()) { in AnalyzeBranch()
240 Cond.push_back(MachineOperand::CreateImm(BranchCode)); in AnalyzeBranch()
246 assert(Cond.size() == 1); in AnalyzeBranch()
254 MSP430CC::CondCodes OldBranchCode = (MSP430CC::CondCodes)Cond[0].getImm(); in AnalyzeBranch()
[all …]
/external/python/cpython2/Misc/
Dvalgrind-python.supp39 Memcheck:Cond
153 ### Memcheck:Cond
183 ### Memcheck:Cond
204 Memcheck:Cond
237 Memcheck:Cond
247 Memcheck:Cond
268 Memcheck:Cond
292 ### Memcheck:Cond
303 ### Memcheck:Cond
318 Memcheck:Cond
[all …]
/external/swiftshader/third_party/LLVM/lib/Target/Mips/
DMipsInstrInfo.cpp262 SmallVectorImpl<MachineOperand>& Cond) { in AnalyzeCondBr() argument
269 Cond.push_back(MachineOperand::CreateImm(Opc)); in AnalyzeCondBr()
272 Cond.push_back(Inst->getOperand(i)); in AnalyzeCondBr()
278 SmallVectorImpl<MachineOperand> &Cond, in AnalyzeBranch() argument
323 AnalyzeCondBr(LastInst, LastOpc, TBB, Cond); in AnalyzeBranch()
349 AnalyzeCondBr(SecondLastInst, SecondLastOpc, TBB, Cond); in AnalyzeBranch()
357 const SmallVectorImpl<MachineOperand>& Cond) in BuildCondBr()
359 unsigned Opc = Cond[0].getImm(); in BuildCondBr()
363 for (unsigned i = 1; i < Cond.size(); ++i) in BuildCondBr()
364 MIB.addReg(Cond[i].getReg()); in BuildCondBr()
[all …]

12345678910>>...18