Home
last modified time | relevance | path

Searched refs:IsLittle (Results 1 – 15 of 15) sorted by relevance

/external/llvm/lib/Target/Mips/MCTargetDesc/
DMipsAsmBackend.h31 bool IsLittle; // Big or little endian variable
35 MipsAsmBackend(const Target &T, Triple::OSType OSType, bool IsLittle, in MipsAsmBackend() argument
37 : MCAsmBackend(), OSType(OSType), IsLittle(IsLittle), Is64Bit(Is64Bit) {} in MipsAsmBackend()
DMipsAsmBackend.cpp209 MCELFObjectTargetWriter::getOSABI(OSType), IsLittle, Is64Bit); in createObjectWriter()
270 unsigned Idx = IsLittle ? (microMipsLEByteOrder ? calculateMMLEIndex(i) in applyFixup()
282 unsigned Idx = IsLittle ? (microMipsLEByteOrder ? calculateMMLEIndex(i) in applyFixup()
442 if (IsLittle) in getFixupKindInfo()
DMipsMCCodeEmitter.h44 MipsMCCodeEmitter(const MCInstrInfo &mcii, MCContext &Ctx_, bool IsLittle) in MipsMCCodeEmitter() argument
45 : MCII(mcii), Ctx(Ctx_), IsLittleEndian(IsLittle) {} in MipsMCCodeEmitter()
/external/llvm/lib/Target/ARM/MCTargetDesc/
DARMAsmBackendELF.h22 bool IsLittle) in ARMAsmBackendELF() argument
23 : ARMAsmBackend(T, TT, IsLittle), OSABI(OSABI) {} in ARMAsmBackendELF()
DARMAsmBackend.h26 ARMAsmBackend(const Target &T, const Triple &TT, bool IsLittle) in ARMAsmBackend() argument
29 IsLittleEndian(IsLittle) {} in ARMAsmBackend()
DARMMCCodeEmitter.cpp47 ARMMCCodeEmitter(const MCInstrInfo &mcii, MCContext &ctx, bool IsLittle) in ARMMCCodeEmitter() argument
48 : MCII(mcii), CTX(ctx), IsLittleEndian(IsLittle) { in ARMMCCodeEmitter()
/external/swiftshader/third_party/LLVM/lib/Target/Mips/
DMipsSubtarget.h48 bool IsLittle; variable
114 bool isLittle() const { return IsLittle; } in isLittle()
DMipsSubtarget.cpp27 MipsArchVersion(Mips32), MipsABI(UnknownABI), IsLittle(little), in MipsSubtarget()
/external/llvm/lib/Target/ARM/
DARMSubtarget.cpp90 const ARMBaseTargetMachine &TM, bool IsLittle) in ARMSubtarget() argument
92 CPUString(CPU), IsLittle(IsLittle), TargetTriple(TT), Options(TM.Options), in ARMSubtarget()
DARMSubtarget.h326 bool IsLittle; variable
347 const ARMBaseTargetMachine &TM, bool IsLittle);
579 bool isLittle() const { return IsLittle; } in isLittle()
/external/llvm/lib/Target/AArch64/
DAArch64Subtarget.h98 bool IsLittle; variable
214 bool isLittleEndian() const { return IsLittle; } in isLittleEndian()
DAArch64Subtarget.cpp92 IsLittle(LittleEndian), CPUString(CPU), TargetTriple(TT), FrameLowering(), in AArch64Subtarget()
/external/llvm/lib/Target/Mips/
DMipsSubtarget.h55 bool IsLittle; variable
220 bool isLittle() const { return IsLittle; } in isLittle()
DMipsSubtarget.cpp66 IsLittle(little), IsSoftFloat(false), IsSingleFloat(false), IsFPXX(false), in MipsSubtarget()
DMipsISelLowering.cpp2275 bool IsLittle = Subtarget.isLittle(); in lowerLOAD() local
2289 IsLittle ? 7 : 0); in lowerLOAD()
2291 IsLittle ? 0 : 7); in lowerLOAD()
2295 IsLittle ? 3 : 0); in lowerLOAD()
2297 IsLittle ? 0 : 3); in lowerLOAD()
2345 bool IsLittle) { in lowerUnalignedIntStore() argument
2357 IsLittle ? 3 : 0); in lowerUnalignedIntStore()
2358 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3); in lowerUnalignedIntStore()
2368 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0); in lowerUnalignedIntStore()
2369 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7); in lowerUnalignedIntStore()