/external/clang/test/Modules/Inputs/stress1/ |
D | common.h | 8 namespace N01 { struct S00; } 44 namespace N01 {
|
/external/clang/test/Modules/ |
D | stress1.cpp | 131 int f() { return N01::S00('a').method00('b') + (int)N00::S00(42) + function00(42) + g(); } in f()
|
/external/swiftshader/third_party/LLVM/lib/CodeGen/SelectionDAG/ |
D | DAGCombiner.cpp | 1298 SDValue N01 = N0.getOperand(1); in combineShlAddConstant() local 1299 ConstantSDNode *N01C = dyn_cast<ConstantSDNode>(N01); in combineShlAddConstant() 1306 N00.getOperand(0), N01), in combineShlAddConstant() 1307 DAG.getNode(ISD::SHL, N01.getDebugLoc(), VT, in combineShlAddConstant() 1308 N00.getOperand(1), N01)); in combineShlAddConstant() 1394 SDValue N01 = N0.getOperand(1); in visitADD() local 1401 DAG.getNode(ISD::ADD, N1.getDebugLoc(), VT, N01, N11)); in visitADD() 2676 SDValue N01 = N0.getOperand(1); in MatchBSwapHWord() local 2687 SDValue N010 = N01.getOperand(0); in MatchBSwapHWord() 2690 SDValue N011 = N01.getOperand(1); in MatchBSwapHWord() [all …]
|
/external/llvm/lib/CodeGen/SelectionDAG/ |
D | DAGCombiner.cpp | 1712 SDValue N01 = N0.getOperand(1); in visitADD() local 1719 DAG.getNode(ISD::ADD, SDLoc(N1), VT, N01, N11)); in visitADD() 3556 SDValue N01 = N0.getOperand(1); in MatchBSwapHWord() local 3560 N00.getNumOperands() == 2 && N01.getNumOperands() == 2) { in MatchBSwapHWord() 3569 SDValue N010 = N01.getOperand(0); in MatchBSwapHWord() 3572 SDValue N011 = N01.getOperand(1); in MatchBSwapHWord() 3579 if (!isBSwapHWordElement(N01, Parts)) in MatchBSwapHWord() 4370 SDValue N01 = N->getOperand(0).getOperand(1); in distributeTruncateThroughAnd() local 4372 if (ConstantSDNode *N01C = isConstOrConstSplat(N01)) { in distributeTruncateThroughAnd() 4420 SDValue N01 = N0->getOperand(1); in visitSHL() local [all …]
|
/external/swiftshader/third_party/LLVM/lib/Target/ARM/ |
D | ARMISelLowering.cpp | 4686 SDValue N01 = SkipExtension(N0->getOperand(1).getNode(), DAG); in LowerMUL() local 4692 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1)); in LowerMUL() 6608 SDValue N01 = N0->getOperand(1); in PerformVMULCombine() local 6611 DAG.getNode(ISD::MUL, DL, VT, N01, N1)); in PerformVMULCombine()
|
/external/llvm/lib/Target/ARM/ |
D | ARMISelLowering.cpp | 6701 SDValue N01 = SkipExtensionForVMULL(N0->getOperand(1).getNode(), DAG); in LowerMUL() local 6707 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1)); in LowerMUL() 9131 SDValue N01 = N0->getOperand(1); in PerformVMULCombine() local 9134 DAG.getNode(ISD::MUL, DL, VT, N01, N1)); in PerformVMULCombine()
|
/external/llvm/lib/Target/X86/ |
D | X86ISelLowering.cpp | 27768 SDValue N01 = N0.getOperand(1); in combineShiftRightAlgebraic() local 27769 APInt ShlConst = (cast<ConstantSDNode>(N01))->getAPIntValue(); in combineShiftRightAlgebraic() 27973 SDValue N01 = N0->getOperand(1); in combineANDXORWithAllOnesIntoANDNP() local 27975 N01 = peekThroughBitcasts(N01); in combineANDXORWithAllOnesIntoANDNP() 27979 if (!ISD::isBuildVectorAllOnes(N01.getNode())) { in combineANDXORWithAllOnesIntoANDNP() 27980 if (!VT.is256BitVector() || N01->getOpcode() != ISD::INSERT_SUBVECTOR) in combineANDXORWithAllOnesIntoANDNP() 27983 SDValue V1 = N01->getOperand(0); in combineANDXORWithAllOnesIntoANDNP() 27984 SDValue V2 = N01->getOperand(1); in combineANDXORWithAllOnesIntoANDNP()
|
/external/llvm/lib/Target/AArch64/ |
D | AArch64ISelLowering.cpp | 2271 SDValue N01 = skipExtensionForVectorMULL(N0->getOperand(1).getNode(), DAG); in LowerMUL() local 2277 DAG.getNode(ISD::BITCAST, DL, Op1VT, N01), Op1)); in LowerMUL()
|
/external/trappy/doc/ |
D | Plotter.ipynb | 238 …V08+PX4Dq33dX14e9Jw35pWZjqp+LZQe9pjqw\nMdUZGxc7U6OokJzOdtHPy7KfqfX7UPR/0VT/N01+7XT/j7icg2tTfZ8m358…
|