Home
last modified time | relevance | path

Searched refs:cond_op (Results 1 – 6 of 6) sorted by relevance

/external/mesa3d/src/compiler/nir/
Dnir_loop_analyze.c361 get_iteration(nir_op cond_op, nir_const_value *initial, nir_const_value *step, in get_iteration() argument
366 switch (cond_op) { in get_iteration()
401 nir_const_value *limit, nir_op cond_op, unsigned bit_size, in test_iterations() argument
405 assert(nir_op_infos[cond_op].num_inputs == 2); in test_iterations()
443 nir_const_value result = nir_eval_const_opcode(cond_op, 1, bit_size, src); in test_iterations()
/external/swiftshader/third_party/LLVM/lib/Target/Mips/
DMipsInstrInfo.td401 class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
404 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
410 class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
414 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
422 class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
426 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
431 class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
435 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
/external/llvm/lib/Target/Mips/
DMips64InstrInfo.td368 class SetCC64_R<string opstr, PatFrag cond_op> :
371 [(set GPR64Opnd:$rd, (zext (cond_op GPR64Opnd:$rs,
377 class SetCC64_I<string opstr, PatFrag cond_op>:
380 [(set GPR64Opnd:$rt, (zext (cond_op GPR64Opnd:$rs,
386 class CBranchBitNum<string opstr, DAGOperand opnd, PatFrag cond_op,
390 [(brcond (i32 (cond_op (and RO:$rs, (shl shift, immZExt5_64:$p)), 0)),
DMipsInstrInfo.td1248 class CBranch<string opstr, DAGOperand opnd, PatFrag cond_op,
1252 [(brcond (i32 (cond_op RO:$rs, RO:$rt)), bb:$offset)], II_BCC,
1261 class CBranchZero<string opstr, DAGOperand opnd, PatFrag cond_op,
1265 [(brcond (i32 (cond_op RO:$rs, 0)), bb:$offset)], II_BCCZ,
1275 class SetCC_R<string opstr, PatFrag cond_op, RegisterOperand RO> :
1278 [(set GPR32Opnd:$rd, (cond_op RO:$rs, RO:$rt))],
1281 class SetCC_I<string opstr, PatFrag cond_op, Operand Od, PatLeaf imm_type,
1285 [(set GPR32Opnd:$rt, (cond_op RO:$rs, imm_type:$imm16))],
DMips16InstrInfo.td1389 class SetCC_R16<PatFrag cond_op, Instruction I>:
1390 Mips16Pat<(cond_op CPU16Regs:$rx, CPU16Regs:$ry),
1393 class SetCC_I16<PatFrag cond_op, PatLeaf imm_type, Instruction I>:
1394 Mips16Pat<(cond_op CPU16Regs:$rx, imm_type:$imm16),
DMicroMipsInstrInfo.td185 class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,