Home
last modified time | relevance | path

Searched refs:dextu (Results 1 – 15 of 15) sorted by relevance

/external/valgrind/none/tests/mips64/
Dextract_insert_bit_field.stdout.exp-mips64r2878 dextu :: in 0x0, in1 0x0, out 0x0, pos: 32, size: 1
879 dextu :: in 0x0, in1 0xffffffffffffffff, out 0x0, pos: 32, size: 1
880 dextu :: in 0x0, in1 0x98765432, out 0x0, pos: 32, size: 1
881 dextu :: in 0x0, in1 0xffffffffff865421, out 0x0, pos: 32, size: 1
882 dextu :: in 0xffffffffffffffff, in1 0x0, out 0x1, pos: 32, size: 1
883 dextu :: in 0xffffffffffffffff, in1 0xffffffffffffffff, out 0x1, pos: 32, size: 1
884 dextu :: in 0xffffffffffffffff, in1 0x98765432, out 0x1, pos: 32, size: 1
885 dextu :: in 0xffffffffffffffff, in1 0xffffffffff865421, out 0x1, pos: 32, size: 1
886 dextu :: in 0x98765432, in1 0x0, out 0x1, pos: 32, size: 1
887 dextu :: in 0x98765432, in1 0xffffffffffffffff, out 0x1, pos: 32, size: 1
[all …]
/external/llvm/test/MC/Mips/
Dmips64extins.s5 dextu $2, $4, 34, 6 # CHECK: dextu ${{[0-9]+}}, ${{[0-9]+}}, 34, 6
/external/llvm/test/CodeGen/Mips/
Dmips64extins.ll21 define i64 @dextu(i64 %i) nounwind readnone {
23 ; CHECK-LABEL: dextu:
24 ; CHECK: dextu ${{[0-9]+}}, ${{[0-9]+}}, 34, 6
Dfcopysign.ll30 ; 64R2: dextu $[[EXT:[0-9]+]], ${{[0-9]+}}, 63, 1
Dfcopysign-f32-f64.ll25 ; 64R2: dextu ${{[0-9]+}}, ${{[0-9]+}}, 63, 1
/external/llvm/test/Object/Mips/
Dfeature.test7 CHECK: dextu:
/external/llvm/test/MC/Mips/mips64/
Dinvalid-mips64r2.s11dextu $1, $2, 33, 16 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU fe…
/external/llvm/test/MC/Mips/micromips64r6/
Dinvalid.s33 dextu $2, $3, 31, 1 # CHECK: :[[@LINE]]:17: error: expected immediate in range 32 .. 63
34 dextu $2, $3, 64, 1 # CHECK: :[[@LINE]]:17: error: expected immediate in range 32 .. 63
35 dextu $2, $3, 32, 0 # CHECK: :[[@LINE]]:21: error: expected immediate in range 1 .. 32
36 dextu $2, $3, 32, 33 # CHECK: :[[@LINE]]:21: error: expected immediate in range 1 .. 32
Dvalid.s24 dextu $9, $6, 35, 7 # CHECK: dextu $9, $6, 35, 7 # encoding: [0x59,0x26,0x30,0xd4]
/external/llvm/lib/Target/Mips/
DMicroMips64r6InstrInfo.td114 class DEXTU_MMR6_DESC : EXTBITS_DESC_BASE<"dextu", GPR64Opnd, uimm5_plus32,
DMips64InstrInfo.td319 def DEXTU : ExtBase<"dextu", GPR64Opnd, uimm5_plus32, uimm5_plus1,
/external/llvm/test/MC/Disassembler/Mips/micromips64r6/
Dvalid.txt42 0x59 0x26 0x30 0xd4 # CHECK: dextu $9, $6, 35, 7
/external/v8/src/mips64/
Dassembler-mips64.h903 void dextu(Register rt, Register rs, uint16_t pos, uint16_t size);
Dassembler-mips64.cc2529 void Assembler::dextu(Register rt, Register rs, uint16_t pos, uint16_t size) { in dextu() function in v8::internal::Assembler
Dmacro-assembler-mips64.cc1800 dextu(rt, rs, pos, size); in Dextu()