Home
last modified time | relevance | path

Searched refs:isInConsecutiveRegs (Results 1 – 5 of 5) sorted by relevance

/external/llvm/lib/Target/WebAssembly/
DWebAssemblyISelLowering.cpp317 if (Out.Flags.isInConsecutiveRegs()) in LowerCall()
409 if (In.Flags.isInConsecutiveRegs()) in LowerCall()
461 if (Out.Flags.isInConsecutiveRegs()) in LowerReturn()
489 if (In.Flags.isInConsecutiveRegs()) in LowerFormalArguments()
/external/llvm/include/llvm/Target/
DTargetCallingConv.h100 bool isInConsecutiveRegs() const { return Flags & InConsecutiveRegs; } in isInConsecutiveRegs() function
DTargetCallingConv.td57 class CCIfConsecutiveRegs<CCAction A> : CCIf<"ArgFlags.isInConsecutiveRegs()", A> {
/external/llvm/lib/Target/PowerPC/
DPPCISelLowering.cpp2743 if (!Flags.isInConsecutiveRegs()) in CalculateStackSlotSize()
2780 if (Flags.isInConsecutiveRegs()) { in CalculateStackSlotAlignment()
3420 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize; in LowerFormalArguments_64SVR4()
5386 } else if (!Flags.isInConsecutiveRegs()) { in LowerCall_64SVR4()
5422 !isLittleEndian && !Flags.isInConsecutiveRegs()) { in LowerCall_64SVR4()
5438 Flags.isInConsecutiveRegs()) ? 4 : 8; in LowerCall_64SVR4()
/external/llvm/lib/Target/AArch64/
DAArch64ISelLowering.cpp2557 !Ins[i].Flags.isInConsecutiveRegs()) in LowerFormalArguments()
3106 !Flags.isInConsecutiveRegs()) { in LowerCall()