Home
last modified time | relevance | path

Searched refs:isRegSequence (Results 1 – 22 of 22) sorted by relevance

/external/llvm/lib/CodeGen/
DProcessImplicitDefs.cpp68 !MI->isRegSequence() && in canTurnIntoImplicitDef()
DPeepholeOptimizer.cpp198 (MI.isRegSequence() || MI.isInsertSubreg() || in isCoalescableCopy()
1083 assert(MI.isRegSequence() && "Invalid instruction"); in RegSequenceRewriter()
1716 assert((Def->isRegSequence() || Def->isRegSequenceLike()) && in getNextSourceFromRegSequence()
1902 if (Def->isRegSequence() || Def->isRegSequenceLike()) in getNextSourceImpl()
DTargetInstrInfo.cpp1126 assert((MI.isRegSequence() || in getRegSequenceInputs()
1129 if (!MI.isRegSequence()) in getRegSequenceInputs()
DTwoAddressInstructionPass.cpp1645 if (mi->isRegSequence()) in runOnMachineFunction()
DMachineInstr.cpp1812 } else if (TRI && (isInsertSubreg() || isRegSequence()) && MO.isImm()) { in print()
/external/llvm/lib/Target/ARM/
DA15SDOptimizer.cpp295 if (MI->isRegSequence() && usesRegClass(MI->getOperand(1), in optimizeSDPattern()
341 if (MI->isRegSequence() && usesRegClass(MI->getOperand(1), &ARM::SPRRegClass)) in hasPartialWrite()
405 if (MI->isCopyLike() || MI->isInsertSubreg() || MI->isRegSequence() || in getReadDPRs()
DARMBaseInstrInfo.cpp3691 ResolvedDefMI->isRegSequence() || ResolvedDefMI->isImplicitDef()) { in getOperandLatency()
3986 if (MI.isCopyLike() || MI.isInsertSubreg() || MI.isRegSequence() || in getPredicationCost()
4006 if (MI.isCopyLike() || MI.isInsertSubreg() || MI.isRegSequence() || in getInstrLatency()
DARMInstrVFP.td1108 let isRegSequence = 1;
/external/llvm/lib/Target/AMDGPU/
DSIFixSGPRCopies.cpp180 assert(MI.isRegSequence()); in foldVGPRCopyIntoRegSequence()
/external/llvm/utils/TableGen/
DCodeGenInstruction.h255 bool isRegSequence : 1; variable
DInstrInfoEmitter.cpp506 if (Inst.isRegSequence) OS << "|(1ULL<<MCID::RegSequence)"; in emitRecord()
DCodeGenInstruction.cpp323 isRegSequence = R->getValueAsBit("isRegSequence"); in CodeGenInstruction()
/external/swiftshader/third_party/LLVM/include/llvm/CodeGen/
DMachineInstr.h281 bool isRegSequence() const {
/external/swiftshader/third_party/LLVM/lib/CodeGen/
DMachineSink.cpp382 return MI->isInsertSubreg() || MI->isSubregToReg() || MI->isRegSequence(); in AvoidsSinking()
DTwoAddressInstructionPass.cpp1079 if (mi->isRegSequence()) in runOnMachineFunction()
1422 if (UseMI != RegSeq && UseMI->isRegSequence()) in HasOtherRegSequenceUses()
DMachineInstr.cpp1459 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) { in print()
/external/llvm/include/llvm/CodeGen/
DMachineInstr.h811 bool isRegSequence() const {
/external/llvm/include/llvm/Target/
DTargetInstrInfo.h271 return !MI.isInsertSubreg() && !MI.isSubregToReg() && !MI.isRegSequence(); in shouldSink()
DTarget.td388 bit isRegSequence = 0; // Is this instruction a kind of reg sequence?
/external/swiftshader/third_party/LLVM/lib/Target/ARM/
DARMBaseInstrInfo.cpp2343 DefMI->isRegSequence() || DefMI->isImplicitDef()) in getOperandLatency()
2673 MI->isRegSequence() || MI->isImplicitDef()) in getInstrLatency()
/external/llvm/lib/Target/Hexagon/
DHexagonGenInsert.cpp912 bool Skip = MI->isCopy() || MI->isRegSequence(); in collectInBlock()
DHexagonInstrInfoV60.td1580 let isRegSequence = 1, Itinerary = CVI_VA_DV, Type = TypeCVI_VA_DV in