Home
last modified time | relevance | path

Searched refs:s_lshl_b32 (Results 1 – 9 of 9) sorted by relevance

/external/llvm/test/CodeGen/AMDGPU/
Dshl_add_constant.ll59 ; SI: s_lshl_b32 [[SHL3:s[0-9]+]], [[X]], 3
75 ; SI: s_lshl_b32 [[SHL3:s[0-9]+]], [[X]], 3
Dlshl.ll4 ;CHECK: s_lshl_b32 s{{[0-9]}}, s{{[0-9]}}, 1
Dtrunc.ll24 ; SI: s_lshl_b32 [[SHL:s[0-9]+]], [[SREG]], 2
Dand.ll220 ; SI: s_lshl_b32 [[A]], [[A]], 1
221 ; SI: s_lshl_b32 [[B]], [[B]], 1
342 ; SI: s_lshl_b32 [[A]], [[A]], 1{{$}}
Dindirect-addressing-si.ll460 ; GCN: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
476 ; GCN: s_lshl_b32 [[IDX_SHL:s[0-9]+]], [[IDX_IN]]
Dinsert_vector_elt.ll336 ; GCN-DAG: s_lshl_b32 [[SCALEDIDX:s[0-9]+]], [[IDX]], 1{{$}}
/external/llvm/test/MC/AMDGPU/
Dsop2.s107 s_lshl_b32 s2, s4, s6 label
/external/llvm/test/MC/Disassembler/AMDGPU/
Dsop2_vi.txt51 # VI: s_lshl_b32 s2, s4, s6 ; encoding: [0x04,0x06,0x02,0x8e]
/external/llvm/lib/Target/AMDGPU/
DSIInstructions.td278 defm S_LSHL_B32 : SOP2_32 <sop2<0x1e, 0x1c>, "s_lshl_b32",