/external/llvm/test/MC/ARM/ |
D | neon-shiftaccum-encoding.s | 72 vrsra.s8 d5, d26, #8 73 vrsra.s16 d6, d25, #16 74 vrsra.s32 d7, d24, #32 75 vrsra.s64 d14, d23, #64 76 vrsra.u8 d15, d22, #8 77 vrsra.u16 d16, d21, #16 78 vrsra.u32 d17, d20, #32 79 vrsra.u64 d18, d19, #64 80 vrsra.s8 q1, q2, #8 81 vrsra.s16 q2, q3, #16 [all …]
|
D | neont2-shiftaccum-encoding.s | 75 vrsra.s8 d5, d26, #8 76 vrsra.s16 d6, d25, #16 77 vrsra.s32 d7, d24, #32 78 vrsra.s64 d14, d23, #64 79 vrsra.u8 d15, d22, #8 80 vrsra.u16 d16, d21, #16 81 vrsra.u32 d17, d20, #32 82 vrsra.u64 d18, d19, #64 83 vrsra.s8 q1, q2, #8 84 vrsra.s16 q2, q3, #16 [all …]
|
/external/swiftshader/third_party/LLVM/test/MC/ARM/ |
D | neont2-shiftaccum-encoding.s | 37 @ CHECK: vrsra.s8 d17, d16, #8 @ encoding: [0xc8,0xef,0x30,0x13] 38 vrsra.s8 d17, d16, #8 39 @ CHECK: vrsra.s16 d17, d16, #16 @ encoding: [0xd0,0xef,0x30,0x13] 40 vrsra.s16 d17, d16, #16 41 @ CHECK: vrsra.s32 d17, d16, #32 @ encoding: [0xe0,0xef,0x30,0x13] 42 vrsra.s32 d17, d16, #32 43 @ CHECK: vrsra.s64 d17, d16, #64 @ encoding: [0xc0,0xef,0xb0,0x13] 44 vrsra.s64 d17, d16, #64 45 @ CHECK: vrsra.u8 d17, d16, #8 @ encoding: [0xc8,0xff,0x30,0x13] 46 vrsra.u8 d17, d16, #8 [all …]
|
D | neon-shiftaccum-encoding.s | 35 @ CHECK: vrsra.s8 d17, d16, #8 @ encoding: [0x30,0x13,0xc8,0xf2] 36 vrsra.s8 d17, d16, #8 37 @ CHECK: vrsra.s16 d17, d16, #16 @ encoding: [0x30,0x13,0xd0,0xf2] 38 vrsra.s16 d17, d16, #16 39 @ CHECK: vrsra.s32 d17, d16, #32 @ encoding: [0x30,0x13,0xe0,0xf2] 40 vrsra.s32 d17, d16, #32 41 @ CHECK: vrsra.s64 d17, d16, #64 @ encoding: [0xb0,0x13,0xc0,0xf2] 42 vrsra.s64 d17, d16, #64 43 @ CHECK: vrsra.u8 d17, d16, #8 @ encoding: [0x30,0x13,0xc8,0xf3] 44 vrsra.u8 d17, d16, #8 [all …]
|
/external/swiftshader/third_party/LLVM/test/CodeGen/ARM/ |
D | vsra.ll | 165 ;CHECK: vrsra.s8 175 ;CHECK: vrsra.s16 185 ;CHECK: vrsra.s32 195 ;CHECK: vrsra.s64 205 ;CHECK: vrsra.u8 215 ;CHECK: vrsra.u16 225 ;CHECK: vrsra.u32 235 ;CHECK: vrsra.u64 245 ;CHECK: vrsra.s8 255 ;CHECK: vrsra.s16 [all …]
|
/external/llvm/test/CodeGen/ARM/ |
D | vsra.ll | 165 ;CHECK: vrsra.s8 175 ;CHECK: vrsra.s16 185 ;CHECK: vrsra.s32 195 ;CHECK: vrsra.s64 205 ;CHECK: vrsra.u8 215 ;CHECK: vrsra.u16 225 ;CHECK: vrsra.u32 235 ;CHECK: vrsra.u64 245 ;CHECK: vrsra.s8 255 ;CHECK: vrsra.s16 [all …]
|
/external/swiftshader/third_party/LLVM/test/MC/Disassembler/ARM/ |
D | neont2.txt | 1210 # CHECK: vrsra.s8 d17, d16, #8 1212 # CHECK: vrsra.s16 d17, d16, #16 1214 # CHECK: vrsra.s32 d17, d16, #32 1216 # CHECK: vrsra.s64 d17, d16, #64 1218 # CHECK: vrsra.u8 d17, d16, #8 1220 # CHECK: vrsra.u16 d17, d16, #16 1222 # CHECK: vrsra.u32 d17, d16, #32 1224 # CHECK: vrsra.u64 d17, d16, #64 1226 # CHECK: vrsra.s8 q8, q9, #8 1228 # CHECK: vrsra.s16 q8, q9, #16 [all …]
|
D | neon.txt | 1401 # CHECK: vrsra.s8 d17, d16, #8 1403 # CHECK: vrsra.s16 d17, d16, #16 1405 # CHECK: vrsra.s32 d17, d16, #32 1407 # CHECK: vrsra.s64 d17, d16, #64 1409 # CHECK: vrsra.u8 d17, d16, #8 1411 # CHECK: vrsra.u16 d17, d16, #16 1413 # CHECK: vrsra.u32 d17, d16, #32 1415 # CHECK: vrsra.u64 d17, d16, #64 1417 # CHECK: vrsra.s8 q8, q9, #8 1419 # CHECK: vrsra.s16 q8, q9, #16 [all …]
|
/external/llvm/test/MC/Disassembler/ARM/ |
D | neont2.txt | 1210 # CHECK: vrsra.s8 d17, d16, #8 1212 # CHECK: vrsra.s16 d17, d16, #16 1214 # CHECK: vrsra.s32 d17, d16, #32 1216 # CHECK: vrsra.s64 d17, d16, #64 1218 # CHECK: vrsra.u8 d17, d16, #8 1220 # CHECK: vrsra.u16 d17, d16, #16 1222 # CHECK: vrsra.u32 d17, d16, #32 1224 # CHECK: vrsra.u64 d17, d16, #64 1226 # CHECK: vrsra.s8 q8, q9, #8 1228 # CHECK: vrsra.s16 q8, q9, #16 [all …]
|
D | neon.txt | 1401 # CHECK: vrsra.s8 d17, d16, #8 1403 # CHECK: vrsra.s16 d17, d16, #16 1405 # CHECK: vrsra.s32 d17, d16, #32 1407 # CHECK: vrsra.s64 d17, d16, #64 1409 # CHECK: vrsra.u8 d17, d16, #8 1411 # CHECK: vrsra.u16 d17, d16, #16 1413 # CHECK: vrsra.u32 d17, d16, #32 1415 # CHECK: vrsra.u64 d17, d16, #64 1417 # CHECK: vrsra.s8 q8, q9, #8 1419 # CHECK: vrsra.s16 q8, q9, #16 [all …]
|
/external/arm-neon-tests/ |
D | ref_vrsra_n.c | 40 vrsra##Q##_n_##T2##W(VECT_VAR(vector, T1, W, N), \ in exec_vrsra_n()
|
/external/vixl/src/aarch32/ |
D | assembler-aarch32.h | 5587 void vrsra(Condition cond, 5592 void vrsra(DataType dt, DRegister rd, DRegister rm, const DOperand& operand) { in vrsra() function 5593 vrsra(al, dt, rd, rm, operand); in vrsra() 5596 void vrsra(Condition cond, 5601 void vrsra(DataType dt, QRegister rd, QRegister rm, const QOperand& operand) { in vrsra() function 5602 vrsra(al, dt, rd, rm, operand); in vrsra()
|
D | disasm-aarch32.h | 2280 void vrsra(Condition cond, 2286 void vrsra(Condition cond,
|
D | assembler-aarch32.cc | 23755 void Assembler::vrsra(Condition cond, in vrsra() function in vixl::aarch32::Assembler 23794 Delegate(kVrsra, &Assembler::vrsra, cond, dt, rd, rm, operand); in vrsra() 23797 void Assembler::vrsra(Condition cond, in vrsra() function in vixl::aarch32::Assembler 23836 Delegate(kVrsra, &Assembler::vrsra, cond, dt, rd, rm, operand); in vrsra()
|
D | disasm-aarch32.cc | 6454 void Disassembler::vrsra(Condition cond, in vrsra() function in vixl::aarch32::Disassembler 6468 void Disassembler::vrsra(Condition cond, in vrsra() function in vixl::aarch32::Disassembler 31598 vrsra(CurrentCond(), in DecodeT32() 36756 vrsra(CurrentCond(), in DecodeT32() 44218 vrsra(al, dt, DRegister(rd), DRegister(rm), imm); in DecodeA32() 48356 vrsra(al, dt, QRegister(rd), QRegister(rm), imm); in DecodeA32()
|
D | macro-assembler-aarch32.h | 9653 vrsra(cond, dt, rd, rm, operand); in Vrsra() 9671 vrsra(cond, dt, rd, rm, operand); in Vrsra()
|
/external/swiftshader/third_party/LLVM/lib/Target/ARM/ |
D | ARMInstrNEON.td | 4210 defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; 4211 defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
|
/external/llvm/lib/Target/ARM/ |
D | ARMInstrNEON.td | 5540 defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>; 5541 defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
|