Home
last modified time | relevance | path

Searched refs:w12 (Results 1 – 25 of 66) sorted by relevance

123

/external/llvm/test/MC/Mips/msa/
Dtest_2rf.s3 # CHECK: fclass.w $w26, $w12 # encoding: [0x7b,0x20,0x66,0x9e]
10 # CHECK: ffint_s.d $w12, $w15 # encoding: [0x7b,0x3d,0x7b,0x1e]
14 # CHECK: ffql.d $w12, $w13 # encoding: [0x7b,0x35,0x6b,0x1e]
23 # CHECK: frsqrt.w $w12, $w17 # encoding: [0x7b,0x28,0x8b,0x1e]
26 # CHECK: fsqrt.d $w15, $w12 # encoding: [0x7b,0x27,0x63,0xde]
32 # CHECK: ftrunc_s.d $w12, $w27 # encoding: [0x7b,0x23,0xdb,0x1e]
36 fclass.w $w26, $w12
43 ffint_s.d $w12, $w15
47 ffql.d $w12, $w13
56 frsqrt.w $w12, $w17
[all …]
Dtest_3r.s26 # CHECK: asub_s.d $w13, $w12, $w12 # encoding: [0x7a,0x6c,0x63,0x51]
37 # CHECK: ave_u.w $w11, $w12, $w11 # encoding: [0x7a,0xcb,0x62,0xd0]
54 # CHECK: binsl.d $w23, $w20, $w12 # encoding: [0x7b,0x6c,0xa5,0xcd]
64 # CHECK: bset.h $w14, $w12, $w6 # encoding: [0x7a,0x26,0x63,0x8d]
65 # CHECK: bset.w $w31, $w9, $w12 # encoding: [0x7a,0x4c,0x4f,0xcd]
82 # CHECK: clt_s.d $w7, $w30, $w12 # encoding: [0x79,0x6c,0xf1,0xcf]
102 # CHECK: dpadd_s.w $w10, $w1, $w12 # encoding: [0x79,0x4c,0x0a,0x93]
107 # CHECK: dpsub_s.h $w4, $w11, $w12 # encoding: [0x7a,0x2c,0x59,0x13]
109 # CHECK: dpsub_s.d $w31, $w12, $w28 # encoding: [0x7a,0x7c,0x67,0xd3]
116 # CHECK: hadd_u.h $w12, $w29, $w17 # encoding: [0x7a,0xb1,0xeb,0x15]
[all …]
Dtest_i5.s9 # CHECK: ceqi.w $w12, $w1, -1 # encoding: [0x78,0x5f,0x0b,0x07]
11 # CHECK: clei_s.b $w12, $w16, 1 # encoding: [0x7a,0x01,0x83,0x07]
21 # CHECK: clti_s.w $w12, $w12, 11 # encoding: [0x79,0x4b,0x63,0x07]
41 # CHECK: mini_u.w $w11, $w12, 26 # encoding: [0x7a,0xda,0x62,0xc6]
45 # CHECK: subvi.w $w12, $w10, 11 # encoding: [0x78,0xcb,0x53,0x06]
54 ceqi.w $w12, $w1, -1
56 clei_s.b $w12, $w16, 1
66 clti_s.w $w12, $w12, 11
86 mini_u.w $w11, $w12, 26
90 subvi.w $w12, $w10, 11
Dset-msa-directive.s4 # CHECK: addvi.b $w14, $w12, 14
8 # CHECK: subvi.b $w14, $w12, 14
14 addvi.b $w14, $w12, 14
19 subvi.b $w14, $w12, 14
Dtest_3rf.s53 # CHECK: fslt.w $w12, $w5, $w6 # encoding: [0x7b,0x06,0x2b,0x1a]
55 # CHECK: fsne.w $w30, $w1, $w12 # encoding: [0x7a,0xcc,0x0f,0x9c]
58 # CHECK: fsor.d $w12, $w24, $w11 # encoding: [0x7a,0x6b,0xc3,0x1c]
76 # CHECK: maddr_q.w $w29, $w12, $w16 # encoding: [0x7b,0x70,0x67,0x5c]
79 # CHECK: msubr_q.h $w12, $w21, $w11 # encoding: [0x7b,0x8b,0xab,0x1c]
136 fslt.w $w12, $w5, $w6
138 fsne.w $w30, $w1, $w12
141 fsor.d $w12, $w24, $w11
159 maddr_q.w $w29, $w12, $w16
162 msubr_q.h $w12, $w21, $w11
/external/libavc/common/armv8/
Dih264_intra_pred_luma_16x16_av8.s452 sub w12, w8, w9
458 add w12, w12, w8, lsl #1
467 add w12, w12, w8
472 add w12, w12, w5, lsl #2
479 add w12, w12, w8
487 add w12, w12, w5, lsl #1
490 add w12, w12, w8
493 add w12, w12, w9, lsl #3 // i_c = w12
495 add w12, w12, w12, lsl #2
497 add w12, w12, #0x20
[all …]
/external/boringssl/ios-aarch64/crypto/chacha/
Dchacha-armv8.S89 add w8,w8,w12
105 eor w12,w12,w16
109 ror w12,w12,#20
113 add w8,w8,w12
129 eor w12,w12,w16
133 ror w12,w12,#25
136 add w7,w7,w12
152 eor w12,w12,w13
156 ror w12,w12,#20
160 add w7,w7,w12
[all …]
/external/boringssl/linux-aarch64/crypto/chacha/
Dchacha-armv8.S90 add w8,w8,w12
106 eor w12,w12,w16
110 ror w12,w12,#20
114 add w8,w8,w12
130 eor w12,w12,w16
134 ror w12,w12,#25
137 add w7,w7,w12
153 eor w12,w12,w13
157 ror w12,w12,#20
161 add w7,w7,w12
[all …]
/external/openssh/
Dblocks.c56 M(w3 ,w1 ,w12,w4 ) \
64 M(w11,w9 ,w4 ,w12) \
65 M(w12,w10,w5 ,w13) \
67 M(w14,w12,w7 ,w15) \
118 uint64 w12 = load_bigendian(in + 96); in crypto_hashblocks_sha512() local
135 F(w12,0x72be5d74f27b896fULL) in crypto_hashblocks_sha512()
154 F(w12,0xc6e00bf33da88fc2ULL) in crypto_hashblocks_sha512()
173 F(w12,0xd192e819d6ef5218ULL) in crypto_hashblocks_sha512()
192 F(w12,0x90befffa23631e28ULL) in crypto_hashblocks_sha512()
211 F(w12,0x4cc5d4becb3e42b6ULL) in crypto_hashblocks_sha512()
/external/llvm/test/MC/Disassembler/Mips/msa/
Dtest_2rf.txt3 0x7b 0x20 0x66 0x9e # CHECK: fclass.w $w26, $w12
10 0x7b 0x3d 0x7b 0x1e # CHECK: ffint_s.d $w12, $w15
14 0x7b 0x35 0x6b 0x1e # CHECK: ffql.d $w12, $w13
23 0x7b 0x28 0x8b 0x1e # CHECK: frsqrt.w $w12, $w17
26 0x7b 0x27 0x63 0xde # CHECK: fsqrt.d $w15, $w12
32 0x7b 0x23 0xdb 0x1e # CHECK: ftrunc_s.d $w12, $w27
Dtest_3r.txt26 0x7a 0x6c 0x63 0x51 # CHECK: asub_s.d $w13, $w12, $w12
37 0x7a 0xcb 0x62 0xd0 # CHECK: ave_u.w $w11, $w12, $w11
54 0x7b 0x6c 0xa5 0xcd # CHECK: binsl.d $w23, $w20, $w12
64 0x7a 0x26 0x63 0x8d # CHECK: bset.h $w14, $w12, $w6
65 0x7a 0x4c 0x4f 0xcd # CHECK: bset.w $w31, $w9, $w12
82 0x79 0x6c 0xf1 0xcf # CHECK: clt_s.d $w7, $w30, $w12
102 0x79 0x4c 0x0a 0x93 # CHECK: dpadd_s.w $w10, $w1, $w12
107 0x7a 0x2c 0x59 0x13 # CHECK: dpsub_s.h $w4, $w11, $w12
109 0x7a 0x7c 0x67 0xd3 # CHECK: dpsub_s.d $w31, $w12, $w28
116 0x7a 0xb1 0xeb 0x15 # CHECK: hadd_u.h $w12, $w29, $w17
[all …]
Dtest_i5.txt9 0x78 0x5f 0x0b 0x07 # CHECK: ceqi.w $w12, $w1, 31
11 0x7a 0x01 0x83 0x07 # CHECK: clei_s.b $w12, $w16, 1
21 0x79 0x4b 0x63 0x07 # CHECK: clti_s.w $w12, $w12, 11
41 0x7a 0xda 0x62 0xc6 # CHECK: mini_u.w $w11, $w12, 26
45 0x78 0xcb 0x53 0x06 # CHECK: subvi.w $w12, $w10, 11
/external/boringssl/linux-aarch64/crypto/fipsmodule/
Dsha1-armv8.S156 add w20,w20,w12 // future e+=X[i]
240 eor w4,w4,w12
315 eor w10,w10,w12
339 eor w12,w12,w14
343 eor w12,w12,w4
347 eor w12,w12,w9
350 ror w12,w12,#31
360 add w24,w24,w12 // future e+=X[i]
383 eor w15,w15,w12
439 eor w4,w4,w12
[all …]
Dsha256-armv8.S240 eor w12,w26,w26,ror#14
246 eor w16,w16,w12,ror#11 // Sigma1(e)
247 ror w12,w22,#2
254 eor w17,w12,w17,ror#13 // Sigma0(a)
261 ldp w11,w12,[x1],#2*4
308 rev w12,w12 // 9
317 add w26,w26,w12 // h+=X[i]
487 add w3,w3,w12
527 str w12,[sp,#4]
534 ror w12,w27,#2
[all …]
/external/boringssl/ios-aarch64/crypto/fipsmodule/
Dsha1-armv8.S155 add w20,w20,w12 // future e+=X[i]
239 eor w4,w4,w12
314 eor w10,w10,w12
338 eor w12,w12,w14
342 eor w12,w12,w4
346 eor w12,w12,w9
349 ror w12,w12,#31
359 add w24,w24,w12 // future e+=X[i]
382 eor w15,w15,w12
438 eor w4,w4,w12
[all …]
Dsha256-armv8.S239 eor w12,w26,w26,ror#14
245 eor w16,w16,w12,ror#11 // Sigma1(e)
246 ror w12,w22,#2
253 eor w17,w12,w17,ror#13 // Sigma0(a)
260 ldp w11,w12,[x1],#2*4
307 rev w12,w12 // 9
316 add w26,w26,w12 // h+=X[i]
486 add w3,w3,w12
526 str w12,[sp,#4]
533 ror w12,w27,#2
[all …]
/external/libhevc/common/arm64/
Dihevc_sao_edge_offset_class0_chroma.s102 LDRH w12,[x20] //pu1_src_top[wd - 1]
106 STRH w12,[x4] //*pu1_src_top_left = pu1_src_top[wd - 1]
143 LDRB w12,[x7] //pu1_avail[0]
144 mov v3.b[0], w12 //vsetq_lane_s8(pu1_avail[0], au1_mask, 0)
145 mov v3.b[1], w12 //vsetq_lane_s8(pu1_avail[0], au1_mask, 1)
150 mov v3.h[0], w12 //au1_mask = vsetq_lane_s8(-1, au1_mask, 0)
155 LDRB w12,[x7,#1] //pu1_avail[1]
156 mov v3.b[14], w12 //au1_mask = vsetq_lane_s8(pu1_avail[1], au1_mask, 14)
157 mov v3.b[15], w12 //au1_mask = vsetq_lane_s8(pu1_avail[1], au1_mask, 15)
330 LDRB w12,[x7] //pu1_avail[0]
[all …]
Dihevc_sao_edge_offset_class0.s89 LDRB w12,[x11] //pu1_src_top[wd - 1]
97 STRB w12,[x4] //*pu1_src_top_left = pu1_src_top[wd - 1]
125 LDRB w12,[x7] //pu1_avail[0]
126 mov v3.b[0], w12 //vsetq_lane_s8(pu1_avail[0], au1_mask, 0)
131 mov v3.b[0], w12 //au1_mask = vsetq_lane_s8(-1, au1_mask, 0)
136 LDRB w12,[x7,#1] //pu1_avail[1]
137 mov v3.b[15], w12 //au1_mask = vsetq_lane_s8(pu1_avail[1], au1_mask, 15)
273 LDRB w12,[x7] //pu1_avail[0]
274 mov v3.b[0], w12 //vsetq_lane_s8(pu1_avail[0], au1_mask, 0)
279 mov v3.b[0], w12 //au1_mask = vsetq_lane_s8(-1, au1_mask, 0)
Dihevc_intra_pred_luma_vert.s182 ldrb w12, [x6] //src[2nt+1]
183 sxtw x12,w12
188 dup v24.16b,w12 //src[2nt+1]
189 dup v30.8h,w12
322 ldrb w12, [x6] //src[2nt+1]
323 sxtw x12,w12
328 dup v24.8b,w12 //src[2nt+1]
329 dup v30.8h,w12
/external/llvm/test/CodeGen/Mips/
Dno-odd-spreg-msa.ll17 ; Clobber all except $f12/$w12 and $f13
20 ; allocator will choose $f12/$w12 for the vector and $f13 for the float to
51 ; Clobber all except $f12/$w12 and $f13
54 ; allocator will choose $f12/$w12 for the vector and $f13 for the float to
81 %1 = call <4 x float> asm sideeffect "move.v $0, $1", "={$w13},{$w12}" (<4 x float> %0)
89 ; must move it to $f12/$w12.
98 ; ALL: ld.w $w12, 0($[[R0]])
99 ; ALL: move.v $w[[W0:13]], $w12
109 %1 = call <4 x float> asm sideeffect "move.v $0, $1", "={$w13},{$w12}" (<4 x float> %0)
126 ; ALL: ld.w $w12, 0($[[R0]])
/external/llvm/test/MC/Mips/mips32r2/
Dinvalid-msa.s15 …fexupl.w $w12,$w27 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
17 …fexupr.w $w29,$w12 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
21 …ffint_u.w $w19,$w12 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
29 …flog2.d $w12,$w16 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
31 …frcp.d $w12,$w4 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
42 …ftint_u.w $w12,$w29 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
48 …nloc.b $w12,$w30 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
52 …nlzc.b $w12,$w7 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
57 …or.v $w13,$w23,$w12 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU f…
/external/llvm/test/MC/Disassembler/AArch64/
Darm64-arithmetic.txt97 # CHECK: add w12, w13, w14
99 # CHECK: add w12, w13, w14, lsl #12
101 # CHECK: add w12, w13, w14, lsr #10
103 # CHECK: add w12, w13, w14, asr #7
115 # CHECK: sub w12, w13, w14
117 # CHECK: sub w12, w13, w14, lsl #12
119 # CHECK: sub w12, w13, w14, lsr #10
121 # CHECK: sub w12, w13, w14, asr #7
133 # CHECK: adds w12, w13, w14
135 # CHECK: adds w12, w13, w14, lsl #12
[all …]
/external/llvm/test/MC/AArch64/
Dbasic-a64-diagnostics.s395 cmn w11, w12, lsr #-1
396 cmn w11, w12, lsr #32
444 cmp w11, w12, lsr #-1
445 cmp w11, w12, lsr #32
493 neg w11, w12, lsr #-1
494 neg w11, w12, lsr #32
542 negs w11, w12, lsr #-1
543 negs w11, w12, lsr #32
757 sbfm w12, x9, #0, #0
890 sbfiz w11, w12, #32, #0
[all …]
Darm64-arithmetic-encoding.s106 add w12, w13, w14
108 add w12, w13, w14, lsl #12
113 ; CHECK: add w12, w13, w14 ; encoding: [0xac,0x01,0x0e,0x0b]
115 ; CHECK: add w12, w13, w14, lsl #12 ; encoding: [0xac,0x31,0x0e,0x0b]
120 sub w12, w13, w14
122 sub w12, w13, w14, lsl #12
127 ; CHECK: sub w12, w13, w14 ; encoding: [0xac,0x01,0x0e,0x4b]
129 ; CHECK: sub w12, w13, w14, lsl #12 ; encoding: [0xac,0x31,0x0e,0x4b]
134 adds w12, w13, w14
136 adds w12, w13, w14, lsl #12
[all …]
/external/boringssl/src/crypto/fipsmodule/sha/
Dsha1-altivec.c222 const vec_uint32_t w12 = sched_00_15(vw + 3, data + 48, k); in sha1_block_data_order() local
228 const vec_uint32_t w16 = sched_16_31(vw + 4, w12, w8, w4, w0, k); in sha1_block_data_order()
235 const vec_uint32_t w20 = sched_16_31(vw + 5, w16, w12, w8, w4, k); in sha1_block_data_order()
241 const vec_uint32_t w24 = sched_16_31(vw + 6, w20, w16, w12, w8, k); in sha1_block_data_order()
247 const vec_uint32_t w28 = sched_16_31(vw + 7, w24, w20, w16, w12, k); in sha1_block_data_order()
266 const vec_uint32_t w40 = sched_32_79(vw + 10, w36, w32, w24, w12, w8, k); in sha1_block_data_order()
272 const vec_uint32_t w44 = sched_32_79(vw + 11, w40, w36, w28, w16, w12, k); in sha1_block_data_order()

123